Claims
- 1. A computer system responsive to a system reset signal and a processor only reset signal comprising:
- a processor;
- system main memory for storing data and coded instructions;
- a system bus for transmitting program instructions, data and control signals;
- a hard disk memory coupled to said system main memory and said system bus;
- cache memory coupled to said processor and said system main memory for temporarily storing a duplication of a portion of the data and program instructions stored in said system main memory for high speed access by said processor;
- a cache memory controller connected to said processor, said cache memory, said system main memory and said system bus for determining whether program instructions or data required by said processor are resident in cache memory;
- cache reset circuitry coupled to said cache memory controller and receiving the system reset signal, said cache reset circuitry resetting said cache memory controller responsive to said system reset signal but unresponsive to said processor only reset signal; and
- processor reset circuity receiving the system reset signal and the processor-only reset signal, said processor reset circuit for resetting the processor responsive to said system reset signal or said processor-only reset signal.
- 2. The computer system of claim 1, further comprising:
- a restart logic circuit coupled to said system bus, said restart logic circuit receiving program instructions and data via said system bus and providing the processor-only reset signal responsive to program instructions and data indicating that a processor reset has been requested.
- 3. The computer system of claim 2, wherein said restart logic circuit comprises:
- a processor reset data register coupled to the system bus, wherein said processor reset data register stores data indicative of a processor-only reset request.
- 4. The computer system of claim 1, wherein said restart logic circuit places said processor in a hold state.
- 5. The computer system of claim 4, wherein said restart logic circuit reset signal further resets only said processor after said processor has been placed in said hold state.
- 6. The computer system of claim 1, wherein said cache memory, said cache memory controller, and said processor are physically separate integrated circuits.
- 7. A computer system responsive to a system reset signal and a processor only reset signal comprising:
- a processor;
- system main memory for storing data and coded instructions;
- a system bus for transmitting program instructions, data and control signals;
- a video system coupled to said system bus;
- cache memory coupled to said processor and said system main memory for temporarily storing a duplication of a portion of the data and program instructions stored in said system main memory for high speed access by said processor;
- a cache memory controller connected to said processor, said cache memory, said system main memory and said system bus for determining whether program instructions or data required by said processor are resident in cache memory;
- cache reset circuitry coupled to said cache memory controller and receiving the system reset signal, said cache reset circuitry resetting said cache memory controller responsive to said system reset signal but unresponsive to said processor only reset signal; and
- processor reset circuity receiving the system reset signal and the processor-only reset signal, said processor reset circuit for resetting the processor responsive to said system reset signal or said processor-only reset signal.
- 8. The computer system of claim 7, further comprising:
- a restart logic circuit coupled to said system bus, said restart logic circuit receiving program instructions and data via said system bus and providing the processor-only reset signal responsive to program instructions and data indicating that a processor reset has been requested.
- 9. The computer system of claim 8, wherein said restart logic circuit comprises:
- a processor reset data register coupled to the system bus, wherein said processor reset data register stores data indicative of a processor-only reset request.
- 10. The computer system of claim 7, wherein said restart logic circuit places said processor in a hold state.
- 11. The computer system of claim 10, wherein said restart logic circuit reset signal further resets only said processor after said processor has been placed in said hold state.
- 12. The computer system of claim 7, wherein said cache memory, said cache memory controller, and said processor are physically separate integrated circuits.
Parent Case Info
This is a continuation, of application Ser. No. 08/480,874, filed Jun. 7, 1995 now U.S. Pat. No. 5,611,078, which is a continuation of application Ser. No. 08/152,241, filed Nov. 12, 1993, and issued as U.S. Pat. No. 5,465,360, which is a continuation of application Ser. No. 08/015,314, filed Feb. 9, 1993, now abandoned, which is a continuation of application Ser. No. 07/431,653, filed Nov. 3, 1989, now abandoned.
US Referenced Citations (3)
Continuations (4)
|
Number |
Date |
Country |
Parent |
480874 |
Jun 1995 |
|
Parent |
152241 |
Nov 1993 |
|
Parent |
15314 |
Feb 1993 |
|
Parent |
431653 |
Nov 1989 |
|