Claims
- 1. A software apparatus, comprising:a software tool adapted to function with at least one or more virtual tap cells for an integrated circuit design, comprising: one or more electrical couplings to at least one of: one or more wells and one or more substrates, wherein at least one electrical coupling of the one or more electrical couplings is positioned entirely outside one or more hierarchies of the one or more virtual tap cells.
- 2. The apparatus of claim 1, wherein the at least one of the one or more taps is placed physically entirely in one of the one or more virtual tap cells.
- 3. The apparatus of claim 1, wherein the at least one of the one or more taps is placed physically partly in one of the one or more virtual tap cells.
- 4. The apparatus of claim 1, wherein the at least one of the one or more taps is placed physically partly in one of the one or more other cells.
- 5. The apparatus of claim 1, wherein the at least one electrical coupling is positioned physically on top of the one or more virtual tap cells.
- 6. The apparatus of claim 1, wherein the at least one electrical coupling is positioned physically between at least two of the one or more virtual tap cells.
- 7. The apparatus of claim 1, wherein an integrated circuit of the integrated circuit design is formed by a CMOS process.
- 8. The apparatus of claim 1, wherein an integrated circuit of the integrated circuit design is formed by a Bi-CMOS process.
- 9. The apparatus of claim 1, wherein an integrated circuit of the integrated circuit design is formed by a Bipolar process.
- 10. The apparatus of claim 1, wherein an integrated circuit of the integrated circuit design is formed by a Gallium-Arsenide process.
- 11. The apparatus of claim 1, wherein an integrated circuit of the integrated circuit design is formed by a Silicon-on-Insulator process.
- 12. The apparatus of claim 1, wherein the one or more cells includes at least one standard cell.
- 13. The apparatus of claim 1, wherein the one or more cells includes at least one gate array cell.
- 14. The apparatus of claim 1, wherein the one or more cells includes at least one analog cell.
- 15. The apparatus of claim 1, wherein the one or more cells includes at least one analog mixed signal cell.
- 16. The apparatus of claim 1, wherein the one or more cells includes at least one analog and digital cell.
- 17. The apparatus of claim 1, wherein the one or more cells includes at least one functional block cell.
CROSS REFERENCE TO RELATED APPLICATIONS
This application claims the benefit of U.S. Provisional Application No. 60/295,241, filed Jun. 1, 2001; U.S. Provisional Application No. 60/295,238, filed Jun. 1, 2001; and U.S. Provisional Application No. 60/295,134, filed Jun. 1, 2001. These applications are incorporated herein by reference.
US Referenced Citations (25)
Foreign Referenced Citations (4)
Number |
Date |
Country |
43 27 290 |
May 1994 |
DE |
1 065 721 |
Mar 2001 |
EP |
60 034036 |
Feb 1985 |
JP |
WO 9928973 |
Jun 1999 |
WO |
Provisional Applications (3)
|
Number |
Date |
Country |
|
60/295241 |
Jun 2001 |
US |
|
60/295238 |
Jun 2001 |
US |
|
60/295134 |
Jun 2001 |
US |