Claims
- 1. A speed detection circuit comprising:
- two or more dynamic critical signal pathways;
- a transition detection circuit that or's together all of said dynamic critical signal pathways, said transition detection circuit is coupled to said critical signal pathways;
- one or more latches coupled to receive the output of said transition detection circuit; and
- one or more delays coupled to each of said latches.
- 2. The speed detection circuit of claim 1 wherein said transition detection circuit comprises a static OR/NOR gate.
- 3. The speed detection circuit of claim 1 wherein said transition detection circuit comprises an N-NARY OR/NOR gate.
- 4. The speed detection circuit of claim 1 wherein said critical signal pathways comprise a 1-of-4 dynamic logic signal.
- 5. A circuit for detecting the speed of a logic circuit, comprising:
- a critical signal means for delivering two or more dynamic critical signals;
- a transition detection means for determining that one of said dynamic critical signals has transitioned from the pre-charge state;
- a delay latch means for determining when one of said dynamic critical signals has transitioned from the pre-charge state relative to the clock;
- a means for coupling said critical signal means to said transition detection means; and
- a means for coupling said transition detection means to said delay latch means.
- 6. The circuit of claim 5 wherein said transition detection means comprises a means for performing the OR/NOR function on two or more dynamic logic signals.
- 7. The circuit of claim 5 wherein said transition detection means comprises a means for performing the OR/NOR function on two or more dynamic 1-of-4 logic signals.
- 8. A method for manufacturing a speed detection circuit comprising:
- providing two or more dynamic critical signal pathways;
- providing a transition detection circuit;
- coupling said transition detection circuit to said dynamic critical signal pathways;
- providing one or more latches;
- coupling said latches to receive the output of said transition detection circuit;
- providing one or more delays; and
- coupling one or more of said delays to each of said latches.
- 9. The method of claim 8 wherein said step of providing a transition detection circuit further comprises providing an OR/NOR gate.
- 10. The method of claim 8 wherein said step of providing one or more dynamic critical signal pathways further comprises providing one or more 1 -of-4 dynamic logic signals.
- 11. A method of detecting the speed of a logic circuit, comprising:
- delivering two or more dynamic critical signals;
- determining that one of said critical signals has transitioned from the pre-charge state; and
- using a series of delayed latches to determine when said critical signal has transitioned from the pre-charge state relative to the clock.
- 12. The method of claim 11 wherein said step of determining that said critical signal has transitioned from the pre-charge state further comprises performing the OR/NOR function on two or more dynamic logic signals.
- 13. The method of claim 11 wherein said step of determining that said critical signal has transitioned from the pre-charge state further comprises performing the OR/NOR function on two or more 1-of-4 dynamic logic signals.
Parent Case Info
This application claims the benefits of the earlier filed U.S. Provisional application Ser. No. 60/069,250, filed Dec. 11, 1997, which is incorporated by reference for all purposes into this application.
US Referenced Citations (8)