Claims
- 1. A method for testing an optical chip formed on an uncut wafer, the wafer including at least a substrate and said optical chip including a chip waveguide having at least a core disposed above such substrate and a cladding layer disposed on said core, the optical chip being a planar optical waveguide having an axis, the method for testing comprising the steps of removing some portion of the waveguide to form an access site such that light exiting the planar optical waveguide is directed in a direction substantially different from the axis of the waveguide; and placing an optical probe along a propagation path of the exiting light.
- 2. The method of claim 1, wherein said access site is a trench formed adjacent to said planar optical waveguide device, said trench having a depth extending to expose at least the waveguide core.
- 3. The method of claim 2, wherein a sidewall of said trench forms an angle substantially at 45° to said axis.
- 4. The method of claim 2, wherein said sidewall of said trench forms an angle within 80 from 45° to said optical waveguide.
- 5. The method of claim 2, wherein said sidewall of said trench forms an angle at substantially 20° from 45° to said axis.
- 6. The method of claim 2, further comprising the step of forming the trench by creating cuts with a dicing saw.
- 7. The method of claim 2, further comprising the step of forming the trench by dry etching.
- 8. The method of claim 2, further comprising the step of forming the trench by milling.
- 9. The method of claim 8, wherein said milling is performed by one of ion milling and FIB (Focused Ion Beam) technique.
- 10. The method of claim 2, further comprising the step of forming the trench by ablation.
- 11. The method of claim 1, wherein said probe is in the form of a waveguide.
- 12. The method of claim 11, wherein the waveguide of said probe includes a core, the core being composed of a doped Silica, including one of Ge doped Silica, BPSG, Phosphorous doped Silica, and Silicon Oxynitride.
- 13. The method of claim 11, wherein the waveguide of the probe includes a core, the core of said probe being composed of undoped Silica.
- 14. The method of claim 11, wherein the waveguide of the probe includes a cladding layer, the cladding layer of said probe being composed of a doped Silica including one of fluorine doped Silica or boron doped Silica.
- 15. The method of claim 11, wherein the waveguide of said core includes a cladding layer, the cladding layer of said probe being composed of undoped Silica.
- 16. The method of claim 11, wherein said optical probe includes an input, said input being connected to one of a light source and a detector.
- 17. The method of claim 11, wherein the waveguide of said probe has a mode size and numerical aperture matched to the mode size and numerical aperture of the planar optical waveguide device of said optical chip.
- 18. The method of claim 11, wherein said waveguide of said probe is an optical fiber.
- 19. The method of claim 1, wherein said optical chip is on a wafer that is still in process.
- 20. The method of claim 1, further comprising the step of processing said waveguide to allow access to the optical chip.
- 21. The method of claim 1, wherein an input and output of said planar optical device under test is located on the same side of the optical chip; and further comprising the step of testing the optical chip with a single probe.
- 22. The method of claim 1, further comprising the step of placing an index matching fluid between said probe and said planar optical device.
- 23. The method of claim 11, wherein said probe consists of multiple waveguides.
- 24. The method of claim 1, wherein said probe is in the form of one of a fiber array, a waveguide array, a detector array, and a light emitter array.
- 25. The method of claim 1, wherein said probe contains a combination of waveguides, light emitters and detectors.
- 26. The method of claim 2, wherein one or more surfaces of said trench are made reflective.
- 27. The method of claim 27, wherein one or more metals are applied to said surfaces to make reflective surfaces.
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] This application is a continuation-in-part to and claims priority from U.S. patent application Ser. No. 10/298,256, filed on Nov. 15, 2002, entitled “Method and Apparatus for On-Wafer Testing of an Individual Optical Chip, which in turn claims priority from U.S. Provisional Patent Application Serial No. 60/396,509 filed on Jul. 16, 2002.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60396509 |
Jul 2002 |
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
10298256 |
Nov 2002 |
US |
Child |
10313919 |
Dec 2002 |
US |