Kelem, S.H. et al., “Shortening the Design Cycle for Programmable Logic”, IEEE Design & Test of Computers, pp. 40-50, Dec. 1992.* |
Pottier B. et al, “Revisiting Smalltalk-80 blocks: a logic generator for FPGAs”, Proceedings, IEEE Symposium on FPGAs for Custom Computing Machines (CAT. No. 96TB100063), Napa Valley, CA, USA, Apr. 17-19, 1996, pp. 48-57.* |
Young Soo Kim et al., An analog layout floorplanner using its parameterized module layout structure Circuits and Systems, 1996., IEEE Asia Pacific Conference on, Nov. 18-21, 1996 pp.: 397-400. |