Claims
- 1. A method for producing a frequency difference signal between a modulated signal (f.sub.1) and an unmodulated signal (f.sub.2) while maintaining information conveyed by a frequency or phase modulation of the modulated signal, and for detecting the modulation from the frequency difference signal, comprising the steps of:
- monitoring a time-related order of arrival of leading edges of pulses of the modulated and unmodulated signal;
- generating the frequency difference signal such that edges of the frequency difference signal correspond temporally to those edges of the modulated signal whereat the monitored time-related order of arrival of the leading edges of the modulating signal (f.sub.1) and the unmodulated signal (f.sub.2) are found to change,
- whereby the frequency or phase shift of the modulated signal is detectable as a correspondent change in the frequency difference signal, and
- detecting the modulation of the frequency difference signal on the basis of the locations of the pulse edges of the frequency difference signal.
- 2. A method according to claim 1, characterized in that the frequency difference signal is produced by taking samples controlled by the modulated signal (f.sub.1) from the unmodulated frequency (f.sub.2) and by selecting a first sample with a reversed sign as an output.
- 3. A method according to claim 1, characterized in that for the pulse edge of the frequency difference signal, the pulse edge of the modulated input signal (f.sub.1) is selected which is closest in time to the respective edge of the unmodulated signal (f.sub.2).
- 4. A method according to claim 1, characterized in that as a cycle length of the frequency difference signal changes, a relative location of the pulse edges of the frequency difference signal is measured with respect to the pulse edges of the unmodulated signal (f.sub.2) and the cycle length (t.sub.c) is calculated using the following formula:
- t.sub.c =M*1/f.sub.2 +.DELTA.T.sub.1 -.DELTA.T.sub.2
- where .DELTA.T.sub.1 refers to a time difference of the leading edge of the detected output pulse from the subsequent pulse edge of the unmodulated signal (f.sub.2), .DELTA.T.sub.2 refers to a time difference of the subsequent detected output pulse from the pulse edge of the unmodulated signal (f.sub.2) occurring thereafter, and M refers to a number of whole cycles of the unmodulated signal between the pulse edges.
- 5. A circuit for downmixing a modulated signal and for detecting information conveyed by said modulated signal, said circuit having a first input coupled to a frequency or phase modulated first high-frequency signal (f.sub.1) and a second input coupled to an unmodulated second high-frequency signal (f.sub.2), said circuit further having an output terminal for outputting a difference signal (f.sub.out) expressive of a difference in frequency between said first and second signals and containing the modulation information, said circuit comprising:
- a clocked logic circuit having inputs coupled to f.sub.1 and f.sub.2 for monitoring an order of arrival of leading edges of pulses representing the first and the second high-frequency signals
- and for generating a leading pulse edge in said difference signal whenever a change occurs in the order of arrival of the leading edges of said first and second signals; and
- said clocked logic circuit synchronizing the leading edge of a pulse of the difference signal with the leading edge of a pulse of the modulated first high-frequency signal.
- 6. A circuit according to claim 5, wherein said clocked logic circuit is comprised of a flip-flop having a clock input terminal coupled to the modulated first high-frequency signal (f.sub.1), a data input terminal coupled to the second high-frequency signal (f.sub.2), and a data output terminal that outputs a first difference signal expressive of a difference between said first and second high frequency signals.
- 7. A circuit according to claim 6, wherein said clocked logic circuit further comprises a second flip-flop having a clock input terminal coupled to the clock input terminal of the first flip-flop through an inverter, a data input terminal coupled to the data output terminal of the first flip-flop, and a data output terminal that outputs a second difference signal expressive of a difference between said first high frequency signal and said first difference signal.
- 8. A circuit according to claim 7, and further comprising an interpolator means for determining fractional parts of a cycle, said interpolator means having a first input coupled to said second difference signal and a second input coupled to said second high frequency signal, said interpolator means being responsive to a change in a cycle length of the second difference signal for determining a relative location of the pulse edges of the second difference signal with respect to the pulse edges of the unmodulated signal (f.sub.2), wherein the cycle length (t.sub.c) is calculated using the following formula:
- t.sub.c =M*1/f.sub.2 +.DELTA.T.sub.1 -.DELTA.T.sub.2
- where .DELTA.T.sub.1 refers to a time difference of the leading edge of the detected output pulse from the subsequent pulse edge of the unmodulated signal (f.sub.2), .DELTA.T.sub.2 refers to a time difference of a subsequent detected output pulse from the pulse edge of the unmodulated signal (f.sub.2) occurring thereafter, and M refers to a number of whole cycles of the unmodulated signal f.sub.2 between the pulse edges.
- 9. A circuit according to claim 5, wherein with the exception of a basic clock frequency of the circuit, all circuit activities are discontinued starting from a detected pulse edge and for a period of time which is a function of the bandwidth of the modulated signal until a re-occurrence of a new pulse edge at the difference frequency is imminent, thereby reducing an operation power requirement of said circuit.
- 10. A method for producing a frequency difference signal between a modulated signal (f.sub.1) and an unmodulated signal (f.sub.2), comprising the steps of:
- monitoring an arrival sequence of pulses of the modulated and the unmodulated signals; and
- generating a pulse of the frequency difference signal substantially contemporaneously with a pulse of a respective one of the modulated signal or unmodulated signal when the step of monitoring indicates that the arrival sequence changes, whereby the frequency or phase shift of the modulated signal is detectable as a corresponding change in the frequency difference signal.
- 11. A method according to claim 10, wherein the frequency or phase shift of the modulated signal is detected from the frequency difference signal by monitoring the disposition of pulses in the frequency difference signal.
- 12. A circuit for down converting a modulated signal and for detecting the modulation of the modulated signal, said circuit having a first input coupled to a frequency or phase modulated first high-frequency signal (f.sub.1) and a second input coupled to an unmodulated second high-frequency signal (f.sub.2), said circuit further having an output terminal for outputting a frequency difference signal (f.sub.out) expressive of a difference in frequency between said first and second signals and containing the modulation information, said circuit comprising:
- a clocked logic circuit having inputs coupled to f.sub.1 and f.sub.2 for monitoring an arrival sequence of pulses of the first and second high-frequency signals;
- for generating a pulse of the frequency difference signal substantially contemporaneously with a pulse of a respective one of the modulated signal or unmodulated signal when it is indicated that the arrival sequence changes, whereby the frequency or phase shift of the modulated signal is detectable as a corresponding change in the frequency difference signal; and
- said clocked logic circuit synchronizing the pulse of the difference signal with the pulse of a respective one of the high frequency signals.
- 13. Apparatus for producing a frequency difference signal between a modulated signal (f.sub.1) and an unmodulated signal (f.sub.2), comprising:
- a circuit coupled to f.sub.1 and f.sub.2 for monitoring an arrival sequence of edges of the modulated and the unmodulated signals and for generating a pulse of the frequency difference signal substantially contemporaneously with an edge of a respective one of the modulated signal or unmodulated signal when it is indicated that the arrival sequence changes, whereby the frequency or phase shift of f.sub.1 is detectable as a corresponding change in the frequency difference signal.
- 14. Apparatus according to claim 13, wherein the frequency or phase shift of f.sub.1 is detected from the frequency difference signal by monitoring the disposition of pulses in the frequency difference signal.
- 15. Apparatus according to claim 13, wherein said circuit is comprised of a first flip-flop having a clock input terminal coupled to f.sub.1, a data input terminal coupled to f.sub.2, and a data output terminal that outputs a first difference signal expressive of a difference between f.sub.1 and f.sub.2.
- 16. Apparatus according to claim 15, wherein said circuit further comprises a second flip-flop having a clock input terminal coupled to an inverse of f.sub.1, a data input terminal coupled to the data output terminal of the first flip-flop, and a data output terminal that outputs a second difference signal expressive of a difference between f.sub.1 and said first difference signal.
- 17. Apparatus according to claim 13, wherein said circuit comprises:
- a first switch coupled between f.sub.1 and an input of an amplifier means, said amplifier means having an output coupled to an input of a comparator, and
- a second switch coupled between f.sub.1 and a voltage (V.sub.ref), wherein an open and closed state of said first switch is controlled by an amplitude level of f.sub.2, wherein an open and closed state of said second switch is controlled by an inverse of the amplitude level of f.sub.2 ;
- wherein for monitoring the order of arrival of leading edges of f.sub.1 and f.sub.2, information of the order of arrival of leading edges of f.sub.1 and f.sub.2 is included in an output of said comparator, and
- further comprising a logic block having a first input coupled to said output of said comparator and a second input coupled to f.sub.2 for generating said frequency difference signal at an output.
Priority Claims (1)
Number |
Date |
Country |
Kind |
930973 |
Mar 1993 |
FIX |
|
CROSS-REFERENCE TO A RELATED PATENT APPLICATION
This patent application is a continuation-in-part of U.S. patent application Ser. No. 08/200,623, filed Feb. 23, 1994, now abandoned.
US Referenced Citations (8)
Foreign Referenced Citations (7)
Number |
Date |
Country |
0170454 |
Feb 1986 |
EPX |
88559 |
Feb 1993 |
FIX |
2451661 |
Mar 1980 |
FRX |
63-211915 |
Sep 1988 |
JPX |
3130177 |
Feb 1983 |
NLX |
2046543 |
Nov 1980 |
GBX |
WO 9312578 |
Jun 1993 |
WOX |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
200623 |
Feb 1994 |
|