This application is related to the following co-pending U.S. patent applications, all of which were filed on the same day as the present application and all of which are herein incorporated by reference: “Method and Apparatus For Random Stimulus Generation,” filed with inventors Won Sub Kim, Mary Lynn Meyer and Daniel Marcos Chapiro, U.S. patent Ser. No. 09/298,984, and “Method and Apparatus For Random Stimulus Generation,” filed with inventors Won Sub Kim, Mary Lynn Meyer and Daniel Marcos Chapiro, U.S. patent Ser. No. 09/298,986. This application is related to the following co-pending U.S. patent application, all of which is herein incorporated by reference: “Method and Apparatus For Determining Expected Values During Circuit Design Verification,” filed on Mar. 31, 1999, with inventors Won Sub Kim, Valeria Maria Bertacco, Daniel Marcos Chapiro and Sandro Pintz, U.S. patent Ser. No. 09/283,774.
| Number | Name | Date | Kind |
|---|---|---|---|
| 4070565 | Borrelli | Jan 1978 | A |
| 4937827 | Beck et al. | Jun 1990 | A |
| 5202889 | Aharon et al. | Apr 1993 | A |
| 5469367 | Puri et al. | Nov 1995 | A |
| 5513122 | Cheng et al. | Apr 1996 | A |
| 5530370 | Langhof et al. | Jun 1996 | A |
| 5530841 | Gregory et al. | Jun 1996 | A |
| 5548525 | Albee et al. | Aug 1996 | A |
| 5594741 | Kinzelman et al. | Jan 1997 | A |
| 5649164 | Childs et al. | Jul 1997 | A |
| 5684808 | Valind | Nov 1997 | A |
| 5784377 | Baydar et al. | Jul 1998 | A |
| 5841967 | Sample et al. | Nov 1998 | A |
| 5870590 | Kita et al. | Feb 1999 | A |
| 5905883 | Kasuya | May 1999 | A |
| 5907494 | Dangelo et al. | May 1999 | A |
| 5920490 | Peters | Jul 1999 | A |
| 6006028 | Aharon et al. | Dec 1999 | A |
| 6035109 | Ashar et al. | Mar 2000 | A |
| 6044211 | Jain | Mar 2000 | A |
| 6076083 | Baker | Jun 2000 | A |
| 6077304 | Kasuya | Jun 2000 | A |
| 6081864 | Lowe et al. | Jun 2000 | A |
| 6110218 | Jennings | Aug 2000 | A |
| 6141630 | McNamara et al. | Oct 2000 | A |
| 6167363 | Stapleton | Dec 2000 | A |
| 6182258 | Hollander | Jan 2001 | B1 |
| 6192504 | Pfluger et al. | Feb 2001 | B1 |
| 6212625 | Russell | Apr 2001 | B1 |
| 6219809 | Noy | Apr 2001 | B1 |
| Number | Date | Country |
|---|---|---|
| 07302347 | Nov 1995 | JP |
| Entry |
|---|
| Robert P. Dick, David L. Rhodes, and Wayne Wolf, TGFF: Task Graphs for Free, Proceedings of the Sixth International Workshop on Hardware/Software Codesign, 1998, pp.: 97-101.* |
| Tsikos, C.J.; Bajcsy, R.K., Segmentation via manipulation, IEEE 1991.* |
| Mark R. Headington and David D. Riley, “Data Abstraction and Structures Using C++”, D. C. Heath and Company, 1994.* |
| Gary York, Robert Mueller-Thuns, Jagat Patel and Derek Beatty, “An Integrated Environment for HDL Verification”, IEEE 1995.* |
| A. J. van der Hoeven, P. van Prooijen, E. F. Deprettere and P.M. Dewilde, “A Hardware Design System based on Object-Oriented Principles”, IEEE, 1991.* |
| IBM TDB (“Behavioral Fault Simulation”, IBM Technical Disclosure Bulletin, vol. 28, No. 4, Sep. 1, 1985, pp. 1577-1578 (1-3). |
| Yang et. al. (“Scheduling and control generation with environmental constraints based on automata representations”, IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, vol. 15, No. 2, Feb. 1996, pp. 166-183). |
| Cabodi et al. (“Extending equivalence class computation to large FSMs”, 1995 IEEE International Conference on Computer Design: VLSI in Computers and Processors, Oct. 2, 1995, pp. 258-263). |
| Hsiao et al. (“Fast static compaction algorithms for sequential circuit test vectors”, IEEE Transactions on Computers, vol. 48, No. 3, Mar. 1999, pp. 311-322). |
| Pomeranz et al. (“Activ-Locstep: a test generation procedure based on logic simulation and fault activation”, Twenty-Seventh Annual International Symposium on Fault-Tolerant Computing, 1997, FTCS-27, Digest of Papers, Jun. 24, 1997, pp. 144-151). |
| U.S. patent application Ser. No. 60/048,755, Hollander et al., filed Jun. 1997. |