Number | Name | Date | Kind |
---|---|---|---|
5052031 | Molloy | Sep 1991 | A |
5220293 | Rogers | Jun 1993 | A |
5504908 | Ikeda | Apr 1996 | A |
5911081 | Whatley et al. | Jun 1999 | A |
5982210 | Rogers | Nov 1999 | A |
6111442 | Aulet et al. | Aug 2000 | A |
6127880 | Holst et al. | Oct 2000 | A |
6154095 | Shigemori et al. | Nov 2000 | A |
6240152 | Ho | May 2001 | B1 |
6294904 | Hirst | Sep 2001 | B1 |
6442700 | Cooper | Aug 2002 | B1 |
6457135 | Cooper | Sep 2002 | B1 |
Number | Date | Country |
---|---|---|
04238517 | Aug 1992 | JP |
06187065 | Jul 1994 | JP |
Entry |
---|
IBM, Power Reduction Technique for Chips using Common I/O, Jan. 1, 1994, IBM Technical Disclosure Bulletin, vol. 37, Issue 1, pp. 425-430.* |
U.S. patent application Ser. No. 09/670,143, filed Sep. 26, 2000. |
U.S. patent application Ser. No. 09/670,417, filed Sep. 26, 2000. |
U.S. patent application Ser. No. 09/670,420, filed Sep. 26, 2000. |
U.S. patent application Ser. No. 09/670,368, filed Sep. 26, 2000. |
U.S. patent application Ser. No. 09/670,419, filed Sep. 26, 2000. |