Claims
- 1. An input path circuit for use in an integrated circuit, said input path circuit comprising:a first input path having a first input buffer for inputting a first signal selected from a group consisting of an address signal or a control path signal; a second input path for inputting a clock signal; a circuit connected to the first and second input paths for receiving signals therefrom, said circuit including a register and a decode unit coupled to said register, the output of said decode unit coupled to said register, said register operable upon receiving the clock signal to generate an output; and circuitry, within the first input buffer, for reducing skew between the input path delays, the circuitry having reduced current leakage and the circuitry not substantially affecting the relative delay of signals provided along the first and second input paths said circuitry including a first inverting stage having a pair of NMOS devices in series, a second inverting stage including an inverter, and a feedback path from an output of the inverter to an input of the inverter, with the feedback path including a PMOS device having a source connected to a power supply, a drain connected to the input of the inverter, and a gate connected to an output of the inverter.
- 2. The input path circuit of claim 1 wherein the second input path includes a second input buffer, the second input buffer including circuitry, having reduced current leakage, for reducing skew between the input path delays, said circuitry not substantially affecting the delay of said clock signal relative to the delay of said first signal.
- 3. The input path of claim 1 wherein the first inverting stage further includes a PMOS device connected in series between the pair of NMOS devices and the power supply, with a gate of the PMOS device of the first inverting stage connected to an input of the first inverting stage.
- 4. An input path circuit comprising:(a) a first input path comprising a first input buffer having first and second PMOS devices, first and second NMOS devices, and an inverter; with said first PMOS device and said first and second NMOS devices connected in series between a power source and a ground; gates of said first PMOS device and said second NMOS device connected to a first input line; a gate of said first NMOS device connected to said power source; a gate of said second PMOS device connected to the output of the inverter; an input of said inverter connected to a drain of said second PMOS device and to a node interconnecting a source of said first NMOS device and a drain of said second NMOS device; and a source of said second PMOS device connected to said power supply, said first input path configured to input a first signal received at said first input line; (b) a second input path comprising a second input buffer, said second input path configured to input a second, independent signal; and (c) a circuit connected to said first and second input paths configured to receive said first and second signals, said circuit including a register and a decode unit coupled to said register, the output of said decode unit coupled to said register, said register operable upon receiving said second signal to generate an output.
- 5. The input path circuit of claim 4, wherein said first signal is selected from the group consisting of an address signal, a data signal and a control signal.
- 6. The input path circuit of claim 4, wherein said second signal is a clock signal.
- 7. The input path circuit of claim 4, wherein said second input buffer comprises first and second PMOS devices, first and second NMOS devices and an inverter; with said first PMOS device and said first and second NMOS devices connected, in series, between said power source and a ground; gates of said first PMOS device and said second NMOS device a second input line, a gate of said first NMOS device connected to said power source, and a gate of second PMOS device connected to the output of the inverter; an input of said inverter connected to a drain of said second PMOS device and to a node interconnecting a source of said first NMOS device and a drain of said second NMOS device; and a source of said second PMOS device connected to said power supply.
Parent Case Info
This Application is a divisional of Ser. No. 08/960,584, Oct. 29, 1997, now U.S. Pat. No. 6,043,684, which is a continuation of Ser. No. 08/576,505, Dec. 21, 1995, now U.S. Pat. No. 5,835,970, which is a continuation of 08/575,554, filed Dec. 20, 1995 now U.S. Pat. No. 5,903,174.
US Referenced Citations (22)
Foreign Referenced Citations (2)
Number |
Date |
Country |
3-132115 |
Oct 1989 |
JP |
5-67964 |
Sep 1991 |
JP |
Non-Patent Literature Citations (5)
Entry |
Motorola Semiconductor Technical Data Product Review MCM67B618, “64K × 18 Bit BurstRam™ Synchronous Fast Static RAM with Burst Counter and Self-Timed Write”, Rev. 3, Jan. 1993, pp. 1-9. |
Cypress Semiconductor Corporation, “Preliminary CY7C1031/CY7C1032 64K × 18 Synchronous Cache RAM”, Jan. 1993, Revised May 1993, pp. 1-13. |
Hitachi Semiconductor, “HM67B1864 Series (Target Spec.), 64 K × 18 Bits Synchronous Fast Static RAM With Burst Counter and Self-Timed Write”, Rev. O, Mar. 31, 1994, Product Preview. |
Paradigm, “PDM44018 64K × 18 Fast CMOS Synchronous Static SRAM with Burst Counter”, pp. 6-21 through 6-29. |
Micron Semiconductor, Inc. “MT58LC64K18B2 64K × 18 Synchronous SRAM”, Revised Apr. 9, 1993, pp. 1-12. |
Continuations (2)
|
Number |
Date |
Country |
Parent |
08/576505 |
Dec 1995 |
US |
Child |
08/960584 |
|
US |
Parent |
08/575554 |
Dec 1995 |
US |
Child |
08/576505 |
|
US |