Method and Apparatus for Regulating Photo Currents

Information

  • Patent Application
  • 20080054360
  • Publication Number
    20080054360
  • Date Filed
    September 01, 2006
    18 years ago
  • Date Published
    March 06, 2008
    16 years ago
Abstract
A method and apparatus for regulating photocurrents is described. A photocurrent regulator may include a transistor having an associated cross-sectional area. The photocurrent regulator is coupled between an integrated circuit and a voltage source. When a dose rate event occurs within the integrated circuit, the photocurrent regulator, via the cross-sectional area, regulates a recombination path to the voltage source. Consequently, photocurrents within the integrated circuit are regulated, preventing permanent damage within the integrated circuit.
Description

BRIEF DESCRIPTION OF THE DRAWINGS

Certain examples are described below in conjunction with the appended drawing figures, wherein like reference numerals refer to like elements in the various figures, and wherein:



FIG. 1 is a block diagram of a photocurrent regulated IC including an n-type MOS transistor, according to an example;



FIG. 2 is an isometric drawing depicting photocurrent regulation using an n-type MOS transistor, according to an example;



FIG. 3 is another isometric drawing showing an increase in photocurrent regulation relative to FIG. 2, according to an example;



FIG. 4 is a block diagram of a photocurrent regulated IC including a p-type MOS transistor, according to an example; and



FIG. 5 is an isometric drawing depicting photocurrent regulation using a p-type MOS transistor, according to an example.





DETAILED DESCRIPTION

Turning now to the figures, FIG. 1 shows an IC 10 and an n-type MOS transistor 12. The transistor 12 is coupled between the IC 10 and a ground, VCC, or 0 V voltage source. The IC 10 is also coupled to a power supply voltage, VDD. VDD and VCC may be respectively applied at buses 14, 16. The transistor 12 may include a source terminal coupled to the bus 14, a gate coupled to the bus 16, and a drain coupled the IC 10.


It should be understood that the IC 10 may comprise a variety of components (e.g., transistors, capacitors, resistors, inductors, diodes, etc.) in many different types of configurations. Thus, in the FIGS. 1-5, an IC is shown generally as a box, in order to convey one of many possible circuit arrangements. Further, the IC may be located in a variety of semiconductor substrate types such as silicon, silicon-germanium, a III-V or II-VI compound semiconductor, or an alloy of two or more semiconductor materials. Preferably, however, an IC is formed in a silicon-on-insulator (SOI) substrate.


Internal to the IC 10 are circuit components that are supplied a voltage from either of the busses 14, 16. VCC, as described above, may be used to provide a ground potential and VDD may provide a supply voltage. Within the IC 10, various circuit nodes are coupled to either of these two potentials. For example, internal to the IC 10, an emitter of a bipolar junction transistor (BJT) may be coupled to VDD and a collector be coupled to VCC. However, in FIG. 1, instead of being directly coupled to VCC, the BJT may be coupled to VCC through the transistor 12. In this scenario, the electron current that travels through the BJT must also travel through the transistor 12. It follows that an electron current generated from ionizing radiation (i.e., a dose rate event), must also flow through the transistor 12.


Bearing in mind that electron current destined to VCC must travel through the transistor 12, the amount of current that is capable of traveling through the transistor 12 is then restricted to, or regulated by, the cross-sectional area of the transistor 12. Thus, in the case of large magnitude photocurrents, not all of the photocurrent will be able to flow through the transistor 12 at the same time. Instead, an induced photocurrent will dissipate over a time that is proportional to the cross-sectional area of the transistor 12.



FIG. 2 is an isometric diagram of an IC 18 and a substrate portion of an MOS transistor 20. The IC 18 has undergone a dose rate event, which has caused electron-hole pairs (not shown) to generate within the IC 18. The electrons, seeking a ground potential, make their way to a bus 22, which is coupled through the transistor 20 to VCC. These electrons form electron recombination currents 24, which then form an aggregated electron recombination current 26. The size of the aggregated electron recombination current 26 is regulated by a cross-sectional area 28 associated with the transistor 20.


The cross-sectional area 28 may be determined by a width 30 of the transistor 20 and a depth 31 of a channel region. The depth 31, for example, may comprise a diffusion depth that is used to establish conductivity within the channel region. Additionally or alternatively, if the transistor is fabricated in SOI, the depth 31 may be determined by an SOI device layer thickness. It is also contemplated that a gate bias may be used to increase or decrease the cross-sectional area 28 by making the channel region more or less conductive.


The size of the aggregated electron recombination current 26 is inversely proportional with the cross-sectional area 28 of the transistor 20. The electron recombination currents 24 are directly proportional to the magnitude of the aggregated recombination current 26. Hole recombination currents 32, shown at a bus 34, are proportional to the electron recombination current 26. And, consequently, an aggregated hole recombination current 36 is proportional to the aggregated electron recombination current 26. Thus, the cross-sectional area 28 of the transistor 20 determines the magnitude of the recombination currents 24, 26, 32, 36. It should also be noted that the dissipation time of the electron-hole pairs may also be inversely proportional with the size of the cross-sectional area 28.



FIG. 3 shows the IC 18 and a MOS transistor 38 having a cross-sectional area 40. The cross-sectional area 40 is smaller than the cross-sectional area 28, creating a smaller aggregated electron recombination current 42 (relative to FIG. 2). Accordingly, reducing the electron recombination current reduces the hole recombination current, yielding a reduced aggregated hole current 44.


The configuration shown in FIGS. 1-3 may be referred to as a footer configuration. It may be preferable to use an n-type MOS transistor in such a configuration, as n-channel devices are generally stronger drivers than p-channel devices of the same size. However, a p-type MOS transistor may be used in a header configuration, and provide the same regulating functionality. FIG. 4 shows such a scenario, where an IC 46 is coupled to a p-type MOS transistor 48. The transistor 48 is used to couple a bus 50, at VDD, to the transistor 48. The IC 46 is directly coupled to VCC at a bus 52.



FIG. 5 is an isometric diagram of an IC 54 and a substrate portion of a MOS transistor 56 in a header configuration. Similar to FIGS. 2-3, the IC 54 has undergone a dose rate event, which has caused electron-hole pairs (not shown) to generate within the IC 54. The holes make their way to a bus 58, which is coupled through the transistor 56 to VDD. An aggregated hole recombination current 60 is produced. The aggregated hole recombination current 60 is regulated by a cross-sectional area 62 of the transistor 56. Because the electron recombination current is dependent on the hole recombination current (and vice versa), an aggregate electron recombination current 64 is likewise regulated by the cross-sectional area 62. The cross-sectional area 62 may be increased or decreased to respectively decrease or increase the aggregated hole recombination current 60. For example, a width 66 of the transistor 56 may adjusted. Additionally or alternatively, a depth 67, such as a diffusion depth or a device layer thickness, may also be adjusted.


It should be noted that the ICs describe above may be a portion of a larger IC. For example, the portion of a larger IC may be sized to meet the drive requirements of a transistor. The larger IC, in that scenario, may comprise one or more IC portions similar or equivalent to the configuration shown in any of the FIGS. 1-5. Generally speaking, the drive strength of a transistor in a header or a footer configuration should be greater than all of the “on” devices at any given time within the IC. Consequently, consideration should be given so that a transistor has a small cross-sectional area, which protects against dose rate events, but retains sufficient drive strength.


A variety of examples have been described above. The above description has described a photocurrent regulator coupled to an IC, which yields a photocurrent regulated IC. Also, the description has described how the cross-sectional area of a transistor may be used to regulate photocurrent (i.e., electron-hole pairs), which are generated in a dose-rate event.


Those skilled in the art will understand that changes and modifications may be made to these examples without departing from the true scope and spirit of the present invention, which is defined by the claims. Thus, for example, the description above generally describes nodes within an IC as being coupled to a bus, where the bus is coupled to either VDD or VCC through a transistor acting as a photocurrent regulator. However, a transistor is not limited to being coupled exclusively to a “bus”. Instead, the described illustrations generally convey one way in which a transistor may receive either an electron or a hole recombination current. Other configurations are possible. Also, the illustrations should not be construed to be to-scale. For example, the transistors 20, 38, and 50 are shown relatively large compared to the ICs in FIGS. 2, 3, and 5.


Accordingly, the description of the present invention is to be construed as illustrative only and is for the purpose of teaching those skilled in the art the best mode of carrying out the invention. The details may be varied substantially without departing from the spirit of the invention, and the exclusive use of all modifications which are within the scope of the appended claims is reserved.

Claims
  • 1. A method for regulating a photocurrent, the method comprising: providing an integrated circuit having a plurality of nodes for receiving a voltage; andregulating a photocurrent induced in the integrated circuit by providing an MOS transistor that is coupled between at least one of the plurality of nodes and a voltage source that provides the voltage.
  • 2. The method as in claim 1, wherein a source of the transistor is coupled to a voltage source and a drain of the transistor is coupled to the at least one of the plurality of nodes.
  • 3. The method as in claim 2, wherein the voltage source comprises a voltage value of about zero volts.
  • 4. The method as in claim 2, wherein the voltage source comprises a power supply voltage.
  • 5. The method as in claim 1, further comprising decreasing the photocurrent regulation by increasing a cross-sectional area associated with the transistor.
  • 6. The method as in claim 1, further comprising increasing photocurrent regulation by decreasing a cross-sectional area associated with the transistor.
  • 7. A photocurrent regulator, comprising an MOS transistor that includes a source for coupling to a voltage source and a drain for coupling to an integrated circuit, wherein the transistor comprises a cross-sectional area that is selected to regulate a photocurrent that is generated within the integrated circuit.
  • 8. The regulator as in claim 7, wherein the transistor is n-type, and wherein the voltage source comprises a voltage value of about 0 V.
  • 9. The regulator as in claim 8, wherein the transistor comprises a gate coupled to a power supply voltage.
  • 10. The regulator as in claim 7, wherein the transistor is p-type, and wherein the voltage source comprises a power supply voltage.
  • 11. The regulator as in claim 10, wherein the transistor comprises a gate coupled to a ground potential.
  • 12. The regulator as in claim 7, wherein the cross-sectional area is defined by a width and a diffusion depth associated with the transistor.
  • 13. The regulator as in claim 7, wherein the cross-sectional area is defined by a width and a device layer thickness associated with the transistor.
  • 14. A method for regulating a photocurrent, the method comprising: providing an integrated circuit having a plurality of nodes for receiving a voltage;selecting a cross-sectional area of a MOS transistor, wherein a value of the cross-sectional area is correlative with an amount of photocurrent regulation; andregulating a photocurrent induced in the integrated circuit by coupling an MOS transistor between at least one of the plurality of nodes and a voltage source that provides the voltage.
  • 15. The method as in claim 14, wherein the voltage source comprises a voltage value of about 0 V.
  • 16. The method as in claim 15, wherein the transistor is n-type.
  • 17. The method as in claim 14, wherein the voltage source comprises a power supply voltage.
  • 18. The method as in claim 17, wherein the transistor is p-type.
  • 19. The method as in claim 14, wherein the cross-sectional area is defined by a width and a diffusion depth associated with the transistor.
  • 20. The method as in claim 14, wherein the cross-sectional area is defined by a width and a device layer thickness associated with the transistor.