Rashid et al. (“Dynamic circuit generation for solving specific problem instances of Boolean satisfiability”, Proceedings of IEEE Symposium on FPGAs for Custom Computing Machines, Apr. 15, 1998, pp. 196-204).* |
Zhong et al. (“Using reconfigurable computing techniques to accelerate problems in the CAD domain: a case study with Boolean satisfiability”, Proceedings of Design Automation Conference, Jun. 15, 1998, pp. 194-199).* |
Wood et al. (“FPGA routing and routability estimation via Boolean Satisfiability”, IEEE Transactions on Very Large Scale Integration (VLSI) Systems, vol. 6, No. 2, Jun. 1998, pp. 222-231).* |
Zhong et al. (“Using configurable computing to accelerate Boolean satisfiability”, IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, vol. 18, No. 6, pp. 861-868).* |
NN740666 (“Iterative Common Truth Set Detection Mechanism for Boolean Function Satisfiabilty Recognition”, IBM Technical Disclosure Bulletin, vol. 17, No. 1, Jun. 1974, pp. 66-69 (5 pages).* |
M. Abramovici and D. Saab, Satisfiability on Reconfigurable Hardware, Seventh International Workshop on Field Programmable Logic and Applications (1997), Jan. 1997. |
J. Arnold, D. Buell and E. Davis, Splash 2 (Attached Processor Board), Fourth Annual ACM Symposium on Parallel Algorithms and Architectures, pp. 316-322 (1992), Jan. 1992. |
J. Baab, R. Tessier and A. Agarwal, Overcoming Pin Limitations In FPGA-Based Logic Emulators, IEEE Workshop on FPGA-based Custom Computing Machines, pp. 142-151 (1993), Jan. 1993. |
J. Burch and V. Singhal, Tight Integration Of Combinational Verification Methods, Proceedings of ICCAD, pp. 570-576 (1998), Jan. 1998. |
S. Chakradhar, V. Agrawal and Rothweiler, A Transitive Closure Algorithm For Test Generation, IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, vol. 12, No. 7, pp. 1015-1028 (Jul. 1993). |
M. Davis and H. Putnam, A Computing Procedure for Quantification Theory, Journal of the ACM, vol. 7, pp. 201-215 (1960), Jan. 1960. |
P. Goel, An Implicit Enumeration Algorithm to Generate Tests For Combinational Logic Circuits, IEEE Transactions on Computers, vol. C30, No. 3, pp. 337-343 (Mar. 1981). |
A. Gupta and P. Ashar, Integrating A Boolean Satisfiability Checker And BDDs For Combinational Equivalence Checking, Proceedings of VLSI Design 97, pp. 222-225, Jan. 1997. |
T. Larrabee, Test Pattern Generation Using Boolean Satisfiability, IEEE Transactions on Computer-Aided Design, vol. 11, No. 1, pp. 4-15, (Jan. 1992). |
J. Silva and K. Sakallah, GRASP-A New Search Algorithm For Satisfiability, Proceedings of ICCAD, pp. 220-227 (1996), Jan. 1996. |
P. Stephan, R. Brayton and A. Sangiovanni-Vincentelli, Combinational Test Generation Using Satisfiability, EEE Transactions on Integrated Circuits and Systems, vol. 15, No. 9, pp. 1167-1176 (Sep. 1996). |
T. Suyama, M. Yokoo and H. Sawada, Solving Satisfiability Problems on FPGAs, Sixth International Workshop on Field Programmable Logic and Applications (1996), Jan. 1996. |