Claims
- 1. An apparatus for providing a higher breakdown voltage to a selected non-complimentary semiconductor device from amongst a quantity of both complimentary and non-complimentary semiconductor devices comprising:
a wafer for which complimentary and non-complimentary devices are to be provided; and a dopant masking layer upon the wafer, the dopant masking layer having normal openings for tub development in accommodation of complimentary devices, the dopant masking layer having at least one additional opening in proximity to a drain area of the selected non-complimentary device.
- 2. The apparatus of claim 1 wherein the wafer is p-type.
- 3. The apparatus of claim 1 wherein the non-complimentary device is a p-type power device.
- 4. The apparatus of claim 1 wherein the non-complimentary device is a n-type power device.
- 5. The apparatus of claim 1 wherein the wafer is n-type.
- 6. The apparatus of claim 4 wherein the at least one opening is two openings.
- 7. The apparatus of claim 3 wherein the openings are two microns across and two microns apart edge to edge.
- 8. The apparatus of claim 1 wherein the complimentary and non-complimentary devices are gallium arsenide based.
- 9. The apparatus of claim 1 wherein the complimentary and non-complimentary devices are silicon based.
- 10. An apparatus for providing a deeper junction depth and higher breakdown voltage to a selected n-type power device from amongst a quantity of CMOS devices comprising:
a p-type wafer upon which CMOS devices are to be provided; and a dopant masking layer upon the wafer, the dopant masking layer having normal openings for n-type tub development in accommodation of complimentary p-type devices, the dopant masking layer having at least one additional opening in proximity to a drain area for the selected n-type power device.
- 11. The apparatus of claim 10 wherein the at least one additional opening is comprised of two openings.
- 12. The apparatus of claim 11 wherein the openings are two microns across and two microns apart edge to edge.
- 13. The apparatus of claim 10 wherein the at least one additional opening is comprised of three openings.
- 14. An apparatus for providing a deeper junction depth and higher breakdown voltage to a selected p-type power device from amongst a quantity of CMOS devices comprising:
a n-type wafer upon which CMOS devices are to be provided; and a dopant masking layer upon the wafer, the dopant masking layer having normal openings for p-type tub development in accommodation of complimentary n-type devices, the dopant masking layer having at least one additional opening in proximity to a drain area for the selected p-type power device.
- 15. The apparatus of claim 14 wherein the at least one additional opening is comprised of two openings.
- 16. The apparatus of claim 15 wherein the openings are two microns across and two microns apart edge to edge.
- 17. A method for providing a higher breakdown voltage to a selected semiconductor device from amongst a quantity of semiconductor devices found upon a wafer comprising:
providing on the wafer a dopant masking layer having for the selected device at least one additional opening in the dopant masking layer in close proximity to a drain area for the selected semiconductor device, the dopant masking layer having normal openings for the development of complimentary device tubs; and doping the wafer.
- 18. The method of claim 17 wherein the devices are gallium arsenide based.
- 19. The method of claim 17 wherein the devices are silicon based.
- 20. The method of claim 17 wherein the wafer is p-type.
- 21. The method of claim 20 wherein the non-complimentary device is a p-type power device.
- 22. The method of claim 21 wherein the non-complimentary device is a n-type power device.
- 23. The method of claim 22 wherein the at least one opening is two openings.
- 24. The method of claim 23 wherein the openings are two microns across and two microns apart edge to edge.
- 25. The method of claim 22 wherein the at least one opening is three openings.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This is a divisional of application Ser. No. 10/007,945; filed Nov. 13, 2001.
Divisions (1)
|
Number |
Date |
Country |
Parent |
10007945 |
Nov 2001 |
US |
Child |
10154666 |
May 2002 |
US |