Claims
- 1. A method of calibrating integrated circuit tester timing, comprising the acts of:
providing a fixture for electrical connection to a tester of an integrated circuit to be tested, the fixture having electrical connections to one or more signal terminals and a reference terminal of the integrated circuit, the signal terminals being associated in a plurality of groups, each group having a common timing requirement; providing a set of reference blocks, a number of said reference blocks in the set being equal to a number of signal terminals in each group on the integrated circuit, the reference blocks each being adapted for insertion into said fixture, and further having one or more signal terminals and a reference terminal in the same relative locations as does the integrated circuit, and further having electrical connections to make electrical contact with the electrical connections of the fixture in the same locations as does the integrated circuit; inserting a selected one of the reference blocks into the fixture, the selected reference block having disposed thereon a signal trace, the signal trace electrically connecting a single signal terminal in each group requiring calibration on the reference block to a reference terminal on the reference block; programming a pulse on the signal terminal of the reference block to be calibrated; and performing a calibration by measuring pulses resulting from the programmed pulse.
- 2. The method of claim 1, wherein the act of performing includes:
measuring when a resulting pulse from the programming occurs from the programmed pulse on the reference terminal of the reference block; reversing polarity, and then programming a pulse on the reference terminal of the reference block; measuring when the resulting pulse from reversing polarity is detected at the signal terminal of the reference block; repeating the acts of inserting, programming pulse, measuring a resulting polarity, and measuring the resulting pulse for each unique reference block in the set; determining a relative timing offset of each signal terminal from the act of measuring; adjusting the relative timing offset values obtained in the act of determining so that they match the highest relative timing offset value obtained to calibrate the tester for programming a pulse on the signal terminals, and for measuring a pulse on the signal terminals; and performing a calibration wherein the timing offsets for programming a pulse on the reference terminal and for measuring a pulse on the reference terminal are equalized.
- 3. The method of claim 1 further comprising the act of inserting the reference blocks into the fixture using an automated handler.
- 4. The method of claim 1 further comprising the act of coupling two tester channels to each signal terminal on the reference block, there being a first tester channel supplying the pulse to the signal terminal, and a second tester channel detecting the pulse from the signal terminal.
- 5. The method of claim 1 in which the signal trace has an impedance of about 50 ohms, and a length of about 10 mm.
- 6. The method of claim 1 in which the act of performing the calibration is performed using an additional reference block, the additional reference block having disposed thereon a signal trace electrically connecting said reference terminal of the additional reference block to a first signal terminal of the additional reference block and to a second signal terminal of the additional reference block.
- 7. The method of claim 6, further comprising the acts of:
inserting the additional reference block into the fixture; programming a pulse on the first signal terminal, and measuring when the resulting pulse from the programmed pulse occurs at said tester and said reference terminal; and programming a pulse on the tester, and measuring when the resulting pulse from the programmed pulse occurs at the reference terminal and the second signal terminal.
- 8. The method of claim 1, wherein the integrated circuit to be tested is a source synchronous integrated circuit, and each group has an associated clock signal.
- 9. The method of claim 1, wherein the integrated circuit employs differential signaling on the one or more signal terminals, and the signal traces on the reference blocks are disposed in pairs.
- 10. The method of claim 9, wherein the one or two reference blocks on which the signal traces connect adjacent differential pairs of the signal terminals.
- 11. A set of reference blocks each adapted for insertion into a fixture which electrically connects an integrated circuit to be tested to a tester, a number of the reference blocks in the set being equal to a number of signal terminals being subject to testing on the integrated circuit, the signal terminals being associated in a plurality of groups, each group having a common timing requirement and wherein a number of the reference blocks is equal to a number of signal terminals in each group, each reference block having one or more signal terminals and a reference terminal in the same relative locations as does the integrated circuit, and further having electrical connections to make electrical contact with the fixture in the same locations as does the integrated circuit.
- 12. A combination comprising:
a fixture which electrically connects an integrated circuit to be tested to a tester; and a set of reference blocks each adapted to be inserted into the fixture, a number of the reference blocks in the set being equal to a number of signal terminals being subject to testing on the integrated circuit, the signal terminals being associated in a plurality of groups, each group having a common timing requirement and wherein a number of the reference blocks is equal to a number of signal terminals in each group, each reference block having one or more signal terminals and a reference terminal in the same relative locations as does the integrated circuit, and further having electrical connections to make electrical contact with the fixture in the same locations as does the integrated circuit.
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application claims priority to U.S. Provisional Application No. 60/279,081, filed Mar. 26, 2001.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60279081 |
Mar 2001 |
US |