Claims
- 1. A method for fabricating a transistor, comprising the steps of:
a) providing a substrate; b) defining a channel region; c) growing field oxide in defined areas; d) providing a first insulating layer; e) depositing a first poly-silicon layer; f) defining from said first poly-silicon layer a floating gate generally positioned over said channel region; g) doping a source region; h) providing a second insulating layer; i) depositing a second poly-silicon layer; j) defining a control gate and an erase gate; and k) doping a drain region.
- 2. A method as recited in claim 1 wherein said control gate is generally positioned on a first side of said floating gate and overlapping said floating gate.
- 3. A method as recited in claim 1 wherein said erase gate is generally positioned on a second side of said floating gate and overlapping said floating gate.
- 4. A method as recited in claim 3 wherein said erase gate is generally positioned on said second side of said floating gate and overlapping said floating gate and said control gate.
- 5. A method as recited in claim 3 wherein said erase gate is generally positioned on said second side of said floating gate and overlapping said floating gate and about flush with said control gate.
- 6. A method for fabricating a memory array comprising a plurality of rows and columns of interconnected memory cells wherein the control gates of memory cells in the same rows are connected by a common word-line and the erase gates of the memory cells in the same columns are connected by a common erase line, and the source regions of memory cells in the same rows are connected by a common source line, and drain regions of memory cells in the same columns are connected by a common drain lines, comprising the steps of:
a) providing a substrate; b) defining a channel region; c) growing field oxide in defined areas; d) providing a first insulating layer; e) depositing a first poly-silicon layer; f) defining from said first poly-silicon layer a floating gate generally positioned over said channel region; g) doping a source region; h) providing a second insulating layer; i) depositing a second poly-silicon layer; j) defining a control gate and an erase gate; and k) doping a drain region.
- 7. A method as recited in claim 6 wherein said control gate is generally positioned on a first side of said floating gate and overlapping said floating gate.
- 8. A method as recited in claim 6 wherein said erase gate is generally positioned on a second side of said floating gate and overlapping said floating gate.
- 9. A method as recited in claim 8 wherein said erase gate is generally positioned on said second side of said floating gate and overlapping said floating gate and said control gate.
- 10. A method as recited in claim 8 wherein said erase gate is generally positioned on said second side of said floating gate and overlapping said floating gate and about flush with said control gate.
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application is a divisional of and claims priority to co-pending U.S. patent application Ser. No. 09/256,265, filed Feb. 23, 1999, entitled, “Method And Apparatus For Split Gate Source Side Injection Flash Memory Cell And Array With Dedicated Erase Gates”.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09256265 |
Feb 1999 |
US |
Child |
10035727 |
Oct 2001 |
US |