Claims
- 1. A method for operating a memory having a plurality of storage locations, each storage location having a unique address and each storage location comprising n storage cells, said method comprising the steps of:
- (a) initializing said memory by writing data to each of the addresses;
- (b) selecting a particular address;
- (c) reading a set of stored data from the selected address;
- (d) modifying said stored data to produce a set of modified data;
- (e) writing said modified data back to the selected address; and
- (f) repeating steps (c) through (e) until the selected address has been read from and written to a selected number of times.
- 2. The method of claim 1, wherein steps (c) through (e) are repeated n number of times.
- 3. The method of claim 1, wherein by the end of step (f), each and every pair of storage cells at the selected address will have simultaneously experienced opposite binary values to provoke all possible bit coupling faults within the selected address.
- 4. The method of claim 1, wherein said memory is initialized by writing a distinct set of data to each address.
- 5. The method of claim 1, further comprising the step of:
- (g) repeating steps (b) through (f) until all addresses in said memory have been selected.
- 6. The method of claim 5, further comprising the step of:
- (h) comparing data values stored in said memory with a set of reference data values to determine whether said memory contains any defects.
- 7. An apparatus for testing a memory having a plurality of storage locations, each storage location having a unique address, said apparatus comprising:
- a data modifier having a modifier input coupled to a data output of the memory, and a modifier output coupled to a data input of the memory, said data modifier processing data received at said modifier input to produce a set of modified data at said modifier output; and
- a controller for controlling said memory, said controller selecting an address and causing said memory to output a set of stored data from the selected address to said modifier input, and to store the modified data received on said data input from said modifier output back in said selected address, said controller causing said memory to output stored data from said selected address and to store modified data back in said selected address a selected number of times.
- 8. The apparatus of claim 7, wherein said controller selects each of the addresses in said memory to cause the memory to output data from, and to store modified data in, each of the addresses in said memory a selected number of times.
- 9. The apparatus of claim 8, further comprising a comparator coupled to the data output of the memory for comparing data values stored in said memory with reference data values to determine whether said memory contains any defects.
Parent Case Info
This is a divisional of copending application Ser. No. 08/130,375 filed on Oct. 1, 1993 pending.
US Referenced Citations (1)
Number |
Name |
Date |
Kind |
4903236 |
Nakayama et al. |
Feb 1990 |
|
Divisions (1)
|
Number |
Date |
Country |
Parent |
130376 |
Oct 1993 |
|