Claims
- 1. An integrated circuit, comprising:
a first plurality of conductors comprising parallel conductors wherein said first plurality of conductors are programmably coupled to a plurality of logic cells; a first logic controlled three-statable cell programmably coupled to drive a first conductor of said first plurality of conductors and a second logic controlled three-statable cell programmably coupled to drive said first conductor; a second plurality of conductors comprising parallel conductors wherein said second plurality of conductors are programmably coupled to a plurality of logic cells; said first plurality of conductors and said second plurality of conductors are organized in separate respective regions; a third logic controlled three-statable cell programmably coupled to drive a second conductor of said second plurality of conductors and a fourth logic controlled three-statable cell programmably coupled to drive said second conductor; and said first conductor programmably coupled to said second conductor.
- 2. The integrated circuit as set forth in claim 1, further comprising a plurality of switches, wherein said first conductor is programmably coupled to said second conductor through said plurality of switches.
- 3. The integrated circuit as set forth in claim 1, further comprising a plurality of switches, wherein said first conductor programmably is coupled to said second conductor through said plurality of logic cells and said plurality of switches.
- 4. The integrated circuit as set forth in claim 1, wherein said plurality of logic cells comprise configurable cells.
- 5. The integrated circuit as set forth in claim 2, wherein said plurality of switches comprise switches.
- 6. The integrated circuit as set forth in claim 1, wherein said integrated circuit is implemented using memory technology.
- 7. The integrated circuit as set forth in claim 1, wherein said first plurality of conductors and said second plurality of conductors are disposed along the same dimension.
- 8. The integrated circuit as set forth in claim 1, wherein said first plurality of conductors are disposed along a first dimension and said second plurality of conductors are disposed along a second dimension.
- 9. The integrated circuit as set forth in claim 1, wherein said plurality of logic cells comprise metal mask programmed cells.
- 10. The integrated circuit as set forth in claim 1, wherein said plurality of logic cells comprise custom cells.
- 11. The integrated circuit as set forth in claim 2, wherein said plurality of switches comprise programmable passgates.
- 12. The integrated circuit as set forth in claim 2, wherein said plurality of switches comprise program controlled drivers/receivers.
- 13. The integrated circuit as set forth in claim 1, wherein said integrated circuit is implemented using non-volatile memory technology.
- 14. The integrated circuit as set forth in claim 1, wherein said integrated circuit is implemented using a ferro-electric process.
- 15. The integrated circuit as set forth in claim 1, wherein said integrated circuit is implemented using fuse and anti-fuse processes.
REFERENCE TO RELATED APPLICATION
[0001] This application is a continuation application of Ser. No. 09/960,916 filed Sept. 24, 2001, which is a continuation application of Ser. No. 09/243,998, filed Feb. 4, 1999, which is a continuation application of U.S. Pat. No. 6,034,547, issued Mar. 7, 2000.
Continuations (2)
|
Number |
Date |
Country |
Parent |
09960916 |
Sep 2001 |
US |
Child |
10231320 |
Aug 2002 |
US |
Parent |
09243998 |
Feb 1999 |
US |
Child |
09960916 |
Sep 2001 |
US |