R.I. Hartle, et al., “The Serial-Serial Bit . . . ”, Digit-Serial Computation, Nowell USA, Kluwer Academic Publishing, pp. 1-2, (1985). |
Patent Abstracts of Japan, vol. 6, No. 104 (p. 122), Jun. 1982, (Abstract of Japanese Patent Doc. No. JP 57 036347 A (NEC Corp.), Feb. 1982). |
Patent Abstracts of Japan, vol. 7, No. 073 (p. 186), Mar. 1983, (Abstract of Japanese Patent Doc. No. JP 58 003040 A (NEC Corp.), Jan. 1983). |
D. Bursky, Gate Arrays Face On Slaught of Dense and Flexible FPGA's, Electronic Design, vol. 43, No. 13, Jun. 26, 1995, pp. 85-96. |
D. Bursky, SRAM Blocks and Antifuse Logic Combine in New FPGA's, Electronic Design, vol. 43, No. 16, Aug. 7, 1995, pp. 115-118. |
G. Borriello, et al., “The Triptych FPGA Architecture”, IEEE Trans. on Very Large Scale Integration (VLSI) Systems, vol. 3, No. 4, Dec. 1995, pp. 491-500. |
G. Paneerselvan, et al., “Design and Implementation of an Acre and Time Efficient Systolic Parallel Booth Multiplier”, Proceedings of the Midwest Symposium on Circuits and Systems, Detroit, Aug. 16-18, 1993, vol. 2, No. Symp. 36, Aug. 16, 1993, pp. 1497-1500, Institute of Electrical and Electronic Engineers (see para. 3). |
P.T. Balsara, et al., “Understanding VLSI Bit Serial Multipliers”, IEEE Trans. on Education, vol. 39, No. 1, Feb. 1, 1996, pp. 19-28, see para. II-V. |
L. Dadda, “On Serial-Input Multipliers for Two's Compliment Numbers”, IEEE Transactions on Computers, vol. 38, No. 9, Sep. 1989, pp. 1341-1345, see para. III. |
Satyanarayana, et al., “A Comprehensive Approach to the Design of Digit-Serial Modified Booth Multipliers,”, Proc. 26th Southeastern Symp. on System Theory, 1994, pp. 229-233, see para. 3. |
Wo, et al, “Exploiting Neural Network Parallelism”, 1st. Int. Workshop in Parallel Processing, 1994, pp. 586-592, see para. 3. |
“The Thumb Architecture”, Advanced RISC Machines Limited Specification, pp. 1-2, 1995. |
D.A. Patterson, et al., “Computer Architecture: A Quantitative Approach”, San Mateo, CA, Morgan Kaufmann Publishers, Inc., Chapter 4.5: pp. 160-166, Appendix E: pp. E-1-E-24, 1995. |
G. Paneerselvam, et al., “Design and Implementation of an Area and Time Efficient Systolic Parallel Booth Multiplier”, Proceedings of the Midwest Symposium on Circuits and Systems, Detroit, Aug. 16-18, 1993, vol. 2, No. Symp. 36, Aug. 16, 1993, pp. 1497-1500, Institute of Electrical and Electronic Engineers (see para. 3). |
P.T. Balsara, et al., “Understanding VLSI Bit Serial Multipliers”, IEEE Trans. on Education, vol. 39, No. 1, Feb. 1, 1996, pp. 19-28, see para. II-V. |
L. Dadda, “On Serial-Input Multipliers for Two's Compliment Numbers”, IEEE Transactions on Computers, vol. 38, No. 9, Sep. 1989, pp. 1341-1345, see para. III. |
Satyanarayana, et al., “A Comprehensive Approach to the Design of Digit-Serial Modified Booth Multipliers,”, Proc. 26th Southeastern Symp. on System Theory, 1994, pp. 229-233, see para. 3. |
Wo, et al, “Exploiting Neural Network Parallelism”, 1st. Int. Workshop in Parallel Processing, 1994, pp. 586-592, see para. 3. |
“The Thumb Architecture”, Advanced RISC Machines Limited Specification, pp. 1-2, 1995. |
D.A. Patterson, et al., “Computer Architecture: A Quantitative Approach”, San Mateo, CA, Morgan Kaufmann Publishers, Inc., Chapter 4.5: pp. 160-166, Appendix E: pp. E-1—E-24, 1995. |
D.C. Chen, et al., “A Reconfigurable Multiprocessor IC for Rapid Prototyping of Real-Time Data Paths,” IEEE International Solid-State Circuits Conference, pp. 74-75, Feb. 1992. |
A.K. Yaung, et al., “A Data-Driven Multiprocessor Architecture (PADDI2) for Irregular Computation-Intensive DSP Algorithms”, IEEE VLSI Signal Processing Workshop, pp. 1-5, Oct. 1992. |
E. Mirsky, et al., “MATRIX: A Reconfigurable Computing Architecture with Configurable Instruction Distribution and Deployable Resources”, FCCM 1996: IEEE Symposium on FPGAs for Custom Computing Machines, Apr. 17-19, 1996, Napa, California, pp. 1-10. |
A. DeHon, “Reconfigurable Architectures for General-Purpose Computing”, Technical Report 1986, MIT Artificial Intelligence Laboratory, pp. 257-296. |
I. Koren, “High-Speed Multiplication”, Computer Arithmetic Algorithms, Englewood Cliffs, New Jersey. |
R.I. Hartle, et al., “The Serial-Serial Bit . . . ”, Digit-Serial Computation, Nowell USA, Kluwer Academic Publishing, pp. 1-2, (1995). |
D.C. Chen, et al., “A Reconfigurable Multiprocessor IC for Rapid Prototyping of Real-Time Data Paths,” IEEE International Solid-State Circuits Conference, pp. 74-75, Feb. 1992. |
A.K. Yaung, et al., “A Data-Driven Multiprocessor Architecture (PADDI2) for Irregular Computation-Intensive DSP Algorithms”, IEEE VLSI Signal Processing Workshop, pp. 1-5, Oct. 1992. |
E. Mirsky, et al., “MATRIX: A Reconfigurable Computing Architecture with Configurable Instruction Distribution and Deployable Resources”, FCCM 1996: IEEE Symposium on FPGAs for Custom Computing Machines, Apr. 17-19, 1996, Napa, California, pp. 1-10. |
A. DeHon, “Reconfigurable Architectures for General-Purpose Computing”, Technical Report 1986, MIT Artificial Intelligence Laboratory, pp. 257-296. |
I. Koren, “High-Speed Multiplication”, Computer Arithmetic Algorithms, Englewood Cliffs, New Jersey:. |
Nagendra C. et al.: “Digit Pipelined Arithmetic on Fine-Grain Array Processors” Journal of VLSI Signal Processing, vol. 9, No. 3, Apr. 1, 1995, pp. 193-209, XP000525882 *p. 194, left-hand column, line 1-right-hand column, line 30; figure 1*. |
Maxfield C: “Logic that mutates while-u-wait” EDN (Eur. Ed.) (USA) , EDN (European Edition) , Nov. 7, 1996, Cahners Publishing, USA, vol. 41, No. 23, ISSN 0012-7515, pp. 137-140, 142, XP002064224 *The Whole Document*. |