Number | Name | Date | Kind |
---|---|---|---|
4071904 | Miller | Jan 1978 | A |
4779229 | Agrawal | Oct 1988 | A |
4940909 | Mulder et al. | Jul 1990 | A |
5087840 | Davies et al. | Feb 1992 | A |
5115191 | Yoshimori | May 1992 | A |
5151621 | Goto | Sep 1992 | A |
5391940 | Linn | Feb 1995 | A |
5402014 | Ziklik et al. | Mar 1995 | A |
5410267 | Haycock et al. | Apr 1995 | A |
5459736 | Nakamura | Oct 1995 | A |
5689517 | Ruparel | Nov 1997 | A |
Number | Date | Country |
---|---|---|
0 364 925 | Apr 1990 | EP |
0 522 413 | Jan 1993 | EP |
Entry |
---|
IEEE Std. 1149.1 (JTAG) Testability Primer, Texas Instrument Inc. 1996.* |
“Loading Test Patterns Into Complex Semiconductor Chips Using Isolated Outboard Level Sensitive Scan Design Chains,” IBM Technical Disclosure Bulletin, vol. 29, No. 3, Aug. 1986, pp. 1202-1203. |