| Andreas Kuehlmann et al.: “Equivalence Chicking Using Cuts and Heaps”, 34th. ACM/IEEE Design Automation Conference, 1997, pp. 263-268. |
| J. Jain et al.: “A Survey of Techniques for Formal Verification of Combinational Circuits”, Proc. Int. Conf. On Computer Design (ICCD), 1997, pp. 445-454. |
| J.P.M. Silva: “An Overview of Backtrack search Satisfiability Algorithms”, 5th . Int. Symposium on Artificial Intelligence and Mathematics, 1998. |
| R.J. Bayardo Jr. et al.: “Using CSP Look-Back Techniques to Solve Real-World SAT-Instances”, Proc. Of the National Conf. On Artificial Intelligence, pp. 203-208, Jul. 1997. |
| Y. Matsunaga: “An Efficient Equivalence Checker for Combination Circuits”, 33rd ACM/IEEE Design Automation Conference, 1996, pp. 629-634. |
| M. Davis et al.: “A Computing Procedure for Quantification Theory”, Journal of the Association for Computing Machinery, vol. 7, No. 3, Jul. 1960, pp. 125-139. |
| Aarti Gupta et al.: “Integrating a Boolean Satisfiability Checker and BDDs for Combinational Equivalence Checking” 11th International Conference on VLSI Design, 1998, pp. 222-225. |
| Florian Krohm et al.: “The Use of Random Simulation in Formal Verification”, Proceedings of the International Conference on Computer Design ICCD. VLSI, IEEE Comp. Soc. Press, 1996, pp. 371-376. |
| Gabriel Bischoff et al.: “Formal Implementation Verification of the Bus Interface Unit for the Alpha 21264 Microprocessor”, Proceedings of the International Conference on Computer Design, VLSI, IEEE, 1997, pp. 16-24. |