Claims
- 1. A method of testing a printed circuit board comprising a plurality of identical basic patterns or panels of conductor tracks, said method comprising the steps of:(a) contacting at least two of the basic patterns or panels of the circuit board with conducting test contact elements at contact points connected to the conductor tracks; (b) connecting in succession in a clock-pulsed manner according to a test program and in parallel test contact elements of said at least two basic patterns or panels to a test voltage source, and, (c) measuring the test current flowing via the test contact elements or a parameter related thereto during each test clock pulse.
- 2. A device for testing a printed circuit board comprising a plurality of identical basic patterns or panels of conductor tracks, said circuit board having contact points connected to the conductor tracks, said device comprising:(a) a plurality of test contact elements for contacting said contact points, (b) a test voltage source, (c) program control means, (d) variable connecting means that can be switched over by the program control means to connect the test contact elements individually or in groups to the test voltage source in succession in a clock-pulsed manner according to a test program, and (e) a plurality of evaluating means that measure and evaluate a flow of current through the test contact means in a parameter related thereto, for parallel testing of at least two of the basic patterns or panels.
- 3. The device of claim 2 comprising a plurality of test voltage sources and a plurality of program control means.
- 4. A device for testing a printed circuit board comprising a plurality of identical basic patterns or panels of conductor tracks, said circuit board having contact points connected to the conductor tracks, said device comprising:(a) a plurality of test modules arranged side by side each other, and, (b) a plurality of test contact elements connected to said test modules and connectable to said contact points in accordance with a test program such that the test modules can test the basic patterns or panels associated with the respective test modules simultaneously and independently of one another.
Priority Claims (2)
Number |
Date |
Country |
Kind |
198 06 830 |
Feb 1998 |
DE |
|
198 21 225 |
May 1998 |
DE |
|
Parent Case Info
This is the U.S. national phase of International Application No. PCT/EP99/00873 filed Feb. 10, 1999, the entire disclosure of which is incorporared herein by reference.
PCT Information
Filing Document |
Filing Date |
Country |
Kind |
PCT/EP99/00873 |
|
WO |
00 |
Publishing Document |
Publishing Date |
Country |
Kind |
WO99/42850 |
8/26/1999 |
WO |
A |
US Referenced Citations (6)
Foreign Referenced Citations (3)
Number |
Date |
Country |
40 09 296 |
Sep 1991 |
DE |
108 405 |
May 1984 |
EP |
08-136614 |
May 1996 |
JP |
Non-Patent Literature Citations (2)
Entry |
International Search Report for PCT/EP99/00873 dated Jun. 4, 1999. |
International Preliminary Examination Report for PCT/EP99/00873 dated Feb. 18, 1998. |