The present invention relates to the field of semiconductor transistors; more specifically, it relates to a silicon-on-insulator field effect transistor and a structure and method for measuring gate-tunnel leakage parameters of field effect transistors.
Silicon-on-insulator (SOI) technology employs a layer of mono-crystalline silicon overlaying an insulation layer on a supporting bulk silicon wafer. Field effect transistors (FETs) are fabricated in the silicon layer. SOI technology makes possible certain performance advantages, such as a reduction in parasitic junction capacitance, useful in the semiconductor industry.
To accurately model SOI FET behavior, gate tunneling current from the gate to the body of the FET in the channel region must be accurately determined. This current is difficult to measure because construction of body-contacted SOI FETs utilize relatively large areas of non-channel region dielectric which adds parasitic leakage current from the gate to non-channel regions of the FET. The parasitic leakage current can exceed the channel region leakage current, making accurate modeling impossible.
Therefore, there is a need for a silicon-on-insulator field effect transistor with reduced non-channel gate to body leakage and a structure and method for measuring tunnel leakage current of a silicon-on-insulator field effect transistors.
The present invention utilizes SOI FETs having both thin and thick dielectric regions under the same gate electrode, the thick dielectric layer disposed adjacent to under the gate electrode over the SOI FET body contact, as tunneling leakage current measurement devices. The thick dielectric layer minimizes parasitic tunneling leakage currents that otherwise interfere with thin dielectric tunneling current measurements from the gate electrode in the channel region of the SOI FET.
A first aspect of the present invention is a structure comprising: a silicon body formed in a semiconductor substrate; a dielectric layer on a top surface of the silicon body; and a conductive layer on a top surface of the dielectric layer, a first region of the dielectric layer between the conductive layer and the top surface of the silicon body having a first thickness and a second region of the dielectric layer between the conductive layer and the top surface of the silicon body having a second thickness, the second thickness different from the first thickness.
A second aspect of the present invention is a method of measuring leakage current, comprising: providing a first and a second device, each device comprising: a silicon body formed in a semiconductor substrate; a dielectric layer on a top surface of the silicon body, a first region of the dielectric layer having a first thickness and a second region of the dielectric layer having a second thickness, the first thickness less than the second thickness; a conductive layer on a top surface of the dielectric layer; a dielectric isolation extending from a top surface of the semiconductor substrate into the semiconductor substrate on all sides of the silicon body; a buried dielectric layer in the semiconductor substrate under the silicon body, the dielectric isolation contacting the buried dielectric layer; a first region of the conductive layer extending in a first direction and a second region of the conductive layer extending in a second direction, the second direction perpendicular to the first direction; and the first region of the conductive layer disposed over the first region of the dielectric layer and an adjacent first portion of the second region of the dielectric layer, the second region of the conductive layer disposed over a second portion of the second region of the dielectric layer, the second portion of the second region of the dielectric layer adjacent to the first portion of the second region of the dielectric layer; and performing measurements of current flow between the conductive layer and the silicon body for each of the first and second devices.
The features of the invention are set forth in the appended claims. The invention itself, however, will be best understood by reference to the following detailed description of an illustrative embodiment when read in conjunction with the accompanying drawings, wherein:
For an N-channel FET (NFET) device body 105 is doped P− except for first and second source/drain regions 135 and 140 which are doped N+ and body contact region 145 which is doped P+. For a P-channel FET (PFET) device body 105 is doped N− except for first and second source/drain regions 135 and 140 which are doped P+ and body contact region 145 which is doped N+.
First region 115 of conductive layer 110 has a width W and a length L. Thick dielectric region 130 extends from second region 120 of conductive layer 110 a distance D (e.g. has a width D) under first region 115 of conductive layer 110.
Thin dielectric region 125 has a thickness T1 and thick dielectric region 130 has a thickness T2. In one example T1 is between about 0.8 nm and about 1.5 nm. In one example T2 is between about 2 nm and about 3 nm. Thin dielectric region 125 may comprise silicon dioxide, silicon nitride, a high K material, metal oxides, Ta2O5, BaTiO3, HfO2, ZrO2, Al2O3, metal silicates, HfSixOy, HfSixOyNz and combinations thereof. Thick dielectric region 130 may also comprise silicon dioxide, silicon nitride, a high K material, metal oxides, Ta2O5, BaTiO3, HfO2, ZrO2, Al2O3, metal silicates, HfSixOy, HfSixOyNz and combinations thereof. Thick and thin dielectric regions 125 and 130 may comprise the same or different materials. A high K dielectric material has a relative permittivity above 10.
There are three tunneling current leakage paths from conductive layer 110 into body 105. The first leakage path (for tunneling leakage current I1) is from first region 115 of conductive layer 110, through thin dielectric region 125 to body 105. The second leakage path (for tunneling leakage current I2) is from first region 115 of conductive layer 110, through thick dielectric region 130 to body 105. The third leakage path (for tunneling leakage current I3) is from second region 120 of conductive layer 110, through thick dielectric region 130 to body 105 and body contact region 145.
Returning to
IGB=L1·L(W−D)+J2·L·D+J2·A·B (1)
When used as a measurement structure, SOI FET 100 is designed so that 13 remains constant, and the relations L−(W−D)>L·D and T2>T1 are chosen to make I1>I2.
The total gate tunneling leakage current of SOI FET 215 (assuming the current through second region 120 of conductive layer 110 is negligible as discussed supra in reference to
IGBA=J1·L(WA−D)+J2·L·D+J2·A·B (2)
and the total gate tunneling leakage current of SOI FET 220 can be expressed as IGBB=I1B+I2B+I3B where I1B=J1·L(WB−D), I2A=J2·L·D, and I3A=J2·A·B to give:
IGBB=J1·L(WB−D)+J2·L·D+J2·A·B (3)
Since both IGBA and IGBB may be measured by applying a voltage across and then measuring a current flowing through stud contacts 160 and 165 and with WA, WB, A and B as known values (design value plus fabrication bias) J1 can be solved for. With J1 known, I1 for any SOI FET having a same thin dielectric layer as thin dielectric region 125 can be calculated. J2 and I2 may then be calculated as well. IGBA and IGBB are measured at the same voltage. In one example, IGBA and IGBB are measured at the threshold voltage (VT) of a conventional (single thickness gate dielectric) SOI FET.
The total gate tunneling leakage current of SOI FET 230 can be expressed as IGBA=I1A+I2A+I3AI1A=J1·L(W−DA), I2A=J2·L·Dl , and I3A=J2·A·B to give:
IGBA=J1·L(W−DA)+J2·L·DA+J2·A·B (5)
Since both IGBA and IGBB may be measured by applying a voltage across and then measuring a current flowing through stud contacts 160 and 165 and with L, W, DA, and DB, A, B as known values (design value plus fabrication bias) and equations (5) and (6) provide two equations with two unknowns, J1 and J2 can be solved for. With, J1 and J2 known, I1 and I2 for any SOI FET having a same thin dielectric layer as thin dielectric region 125 can be calculated.
SOI FET 240 is essentially symmetrical about a central axis 245 passing through and perpendicular to both body 105 and a conductive layer 110A is “H” shaped. First region 115 of conductive layer 110A is positioned between integral second and third regions 120 that perpendicular to first region 115. Thin dielectric region 125 is positioned between first and second thick dielectric layers 130 (defined by the dashed lines). First and second body contact regions 145 are formed in body 105 adjacent to a sides 150 of first and second regions 120 of gate 110A. A first stud contact 160 contacts gate 110 and a first and second stud contacts 165 contact body contact regions 145. First region 115 of conductive layer 110A has a width W and a length L. Thick dielectric region 130 extends from first and second regions 120 of conductive layer 110A distances D under first region 115 of conductive layer 110A.
When used a s measurement structure, SOI FET 240 is designed so that 13 remains constant, and L-(W−D)>L·D and T2>T1 making I1>I2.
Equation (1) IGBA−IGBB=J1L(WA−WB) derived for the first embodiment of the present invention is applicable to the third embodiment of the present invention. The third embodiment of the present invention eliminates errors in gate tunneling leakage induced at the edge of body 105 under gate 110 of
Again both IGBA and IGBB are measured by applying a voltage across and then measuring a current flowing through stud contacts 160 and 165 and in one example, IGBA and IGBB are measured at the threshold voltage (VT) of a conventional (single thickness gate dielectric) SOI FET.
The following two equations in two unknowns, J1 and J2 may be derived in a similar manner to equations (5) and (6) supra:
IGBA=J1·L(W−DA)+2·J2·L·DA+2·J2·A·B (7)
IGBA=J1·L(W−DB)+2·J2·L·DB+2·J2·A·B. (8)
Again both IGBA and IGBB are measured by applying a voltage across and then measuring a current flowing through stud contacts 160 and 165 and in one example, IGBA and IGBB are measured at the threshold voltage (VT) of a conventional (single thickness gate dielectric) SOI FET.
The fourth embodiment of the present invention eliminates errors in gate tunneling leakage induced at the edge of body 105 under gate 110 of
Thus, the present invention provides a silicon-on-insulator field effect transistor with reduced non-channel gate to body leakage and a structure and method for measuring tunnel leakage current of silicon-on-insulator field effect transistors.
The description of the embodiments of the present invention is given above for the understanding of the present invention. It will be understood that the invention is not limited to the particular embodiments described herein, but is capable of various modifications, rearrangements and substitutions as will now become apparent to those skilled in the art without departing from the scope of the invention. Therefore, it is intended that the following claims cover all such modifications and changes as fall within the true spirit and scope of the invention.
Number | Name | Date | Kind |
---|---|---|---|
5930620 | Wristers et al. | Jul 1999 | A |
6074886 | Henaux | Jun 2000 | A |
6281593 | Brown et al. | Aug 2001 | B1 |
6300206 | Fukada et al. | Oct 2001 | B1 |
6358819 | Shelton et al. | Mar 2002 | B1 |
6500715 | Matsuzaki et al. | Dec 2002 | B1 |
6528387 | Moriyasu et al. | Mar 2003 | B1 |
6664589 | Forbes et al. | Dec 2003 | B1 |
6677645 | Bryant et al. | Jan 2004 | B1 |
6713353 | Kanda et al. | Mar 2004 | B1 |
6756635 | Yasuda et al. | Jun 2004 | B1 |
6808972 | Sirringhaus et al. | Oct 2004 | B1 |
Number | Date | Country |
---|---|---|
0831524 | Mar 1998 | EP |
6021369 | Jan 1994 | JP |