Claims
- 1. A power lateral PNP device comprising:an epitaxial layer; first and second collector regions embedded in the epitaxial layer; an emitter region between the first and second collector regions; each of the first; second collector regions and the emitter region including a slot, the slot being oxidized; and a metal provided in each of the slots.
- 2. The power lateral PNP device of claim 1 wherein the emitter and collector regions are spike diffusion resulting in higher voltages.
- 3. The power lateral PNP device of claim 2 wherein leakage is reduced based upon the buried power buss slot.
- 4. The power lateral PNP device of claim 3 wherein curved bottoms of diffusion are eliminated in first and second collector regions.
- 5. The power lateral PNP device of claim 4 wherein an emitter region capacitance is reduced based upon elimination of a significant amount of edge area.
- 6. The power lateral PNP device of claim 5 wherein the metalized slot has a high heat transfer.
- 7. The power lateral PNP device of claim 1 wherein frequency response is improved over a wide range of currents.
- 8. The power lateral PNP device of claim 1 wherein debiasing is minimized.
- 9. The power lateral PNP device of claim 1 wherein the slot in the emitter region provides for separate emitter structures.
- 10. The power lateral PNP device of claim 2 wherein the slot in the emitter region is not oxidized at the bottom.
- 11. A method of providing a lateral PNP device comprising the steps of:(a) providing first and second collector regions on an epitaxial layer; (b) providing an emitter region between the first and second collector regions; (c) placing slots in each of the emitter region and first and second collector regions; (d) oxidizing the slots; and (e) filling in each of the oxidized slots with metal.
- 12. The method of claim 11 wherein the slot in the emitter region provides for separate emitter structures.
- 13. The method of claim 11 wherein the metal filling step (e) is performed by CVD metal deposition.
- 14. The method of claim 11 wherein the metal filling step (e) is performed by applying the metal in layers and planarizing the metal.
- 15. The method of claim 11 wherein the slot in the emitter region is not oxidized at the bottom.
- 16. A system of providing a lateral PNP device comprising:means for providing first and second collector regions on an epitaxial layer; means for providing an emitter region between the first and second collector regions; means for placing slots in each of the emitter region and first and second collector regions; means for oxidizing the slots; and means for filling each of the slots with metal.
- 17. The system of claim 16 wherein the sot in the emitter region provides for separate emitter structures.
- 18. The system of claim 16 wherein the metal filling means is performed by CVD metal deposition.
- 19. The system of claim 16 wherein the metal filling means is performed by applying the metal in layers and planarizing the metal.
- 20. The system of claim 16 wherein the slot in the emitter region is not oxidized at the bottom.
CROSS-RELATED APPLICATION
The present application is related to application Ser. No. 10/176,285 filed Jun. 19, 2002 entitled “Method and System for Providing a Power Lateral PNP Transistor Using a Buried Power Buss.”
US Referenced Citations (5)