Claims
- 1. A method including:
detecting dispatch of a first predetermined quantity of instruction information for a first thread from an instruction information source within a multithreaded processor; and responsive to the detection of the dispatch of the first predetermined quantity of the instruction information of the first thread, commencing dispatch of instruction information of a second thread from the instruction information source, wherein the predetermined quantity of the instruction information is equal to or greater to or greater than a minimum quantity of instruction information of a full instruction of a first instruction set.
- 2. The method of claim 1, wherein the detecting of the dispatch of the first predetermined quantity of the instruction information of the first thread comprises maintaining a count of discrete quantities of the instruction information of the first thread dispatched from the instruction information resource, and determining that the count of the discrete quantities of the instruction information exceeds a first predetermined threshold value.
- 3. The method of claim 2, wherein the detecting comprises performing a comparison operation between the predetermined threshold value and content of a counter that maintains the count of the discrete quantities of the instruction information of the first thread dispatched from the instruction information source.
- 4. The method of claim 1, wherein the instruction information source is partitioned into a first partition to supply the instruction information of the first thread and a second partition to supply the instruction information of the second thread, and wherein the commencement of the dispatch of the instruction information of the second thread comprises operating thread selection logic to select instruction information of dispatch from the second partition.
- 5. The method of claim 1, wherein the instruction information source comprises an instruction streaming buffer.
- 6. The method of claim 1, wherein the instruction information comprises macroinstruction information, and the instruction information is dispatched from the instruction information source to an instruction decoder.
- 7. Apparatus comprising:
detection logic to detect sequencing of a first predetermined quantity of instruction information of a first thread from an instruction information source within a multithreaded processor; and selection logic, coupled to the detection logic, to commence sequencing of instruction information of a second thread from the instruction information source responsive to the detection of the sequencing of the predetermined quantity of the instruction information of the first thread from the instruction information source, wherein the predetermined quantity of the instruction information is equal to or greater to or greater than a minimum quantity of instruction information of a full instruction of a first instruction set.
- 8. The apparatus of claim 7, wherein the detection logic includes a counter to maintain a count of discrete quantities of the instruction information of the first thread sequenced from the instruction information source.
- 9. The apparatus of claim 8, wherein the detection logic includes a comparator to determine that the count of the discrete quantities of the instruction information sequenced from the instruction information source exceeds a predetermined threshold value.
- 10. The apparatus of claim 7, wherein the instruction information source is partitioned into a first partition to supply the instruction information of the first thread and a second partition to supply the instruction information of the second thread, and wherein the selection logic is to commence the sequencing of the instruction information of the second thread by selecting instruction information from the second partition for sequencing.
- 11. The apparatus of claim 7, wherein the instruction information comprises macroinstruction information, and the instruction information is sequenced from the instruction information source to an instruction decoder.
- 12. The apparatus of claim 11, wherein the instruction decoder is to decode instruction information sequenced from the instruction information source without performing any distinction between the instruction information of the first thread and the instruction information of the second thread.
- 13. Apparatus of performing a thread switching operation within a multithreaded processor, the apparatus comprising:
detection means for detecting dispatch of a predetermined quantity of instruction information of a first thread from an instruction information source within the multithreaded processor; and selection means, coupled to the detection logic, of commencing dispatch of instruction information of a second thread from the instruction information source responsive to the detection of the dispatch of the predetermined quantity of the instruction information of the first thread from the instruction information source, wherein the predetermined quantity of the instruction information is equal to or greater than a minimum quantity of instruction information of a full instruction of a first instruction set.
- 14. A multithreaded processor comprising:
a processor pipeline including an instruction information source; a detector to detect sequencing of a predetermined quantity of instruction information of a first thread from the instruction information source; and a selector, coupled to the detector, to commence sequencing of instruction information of a second thread from the instruction information source responsive to the detection of the sequencing of the first predetermined quantity of the instruction information of the first thread from the instruction information source, wherein the predetermined quantity of the instruction information is equal to or greater than a minimum quantity of instruction information of a full instruction of a first instruction set.
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] This application is a continuation of patent application Ser. No. 09/302,633, filed Apr. 29, 1999.
Continuations (1)
|
Number |
Date |
Country |
Parent |
09302633 |
Apr 1999 |
US |
Child |
10251508 |
Sep 2002 |
US |