Claims
- 1. A method, comprising:
receiving a selection signal; receiving an erase-mode signal; determining a level-shifter signal from the selection signal and the erase-mode signal; determining an inverter signal from the level-shifter signal and the selection signal; outputting the erase-mode signal in response to a first combination of the inverter signal and the level-shifter signal; and outputting a read-mode signal in response to a second combination of the inverter signal and the level-shifter signal.
- 2. The method of claim 1, further comprising:
receiving a non-erase-mode signal; and outputting the read-mode signal.
- 3. The method of claim 2, wherein outputting the read-mode signal comprises supplying a low impedance, low voltage current.
- 4. The method of claim 1, wherein said receiving a selection signal comprises combining a first signal and a second signal with a nand operation.
- 5. The method of claim 1, wherein said receiving an erase-mode signal comprises receiving an erase-mode signal having a negative voltage.
- 6. The method of claim 1, wherein said determining a level-shifter signal from the selection signal and the erase-mode signal comprises pulling up a voltage from a negative erase-mode voltage.
- 7. The method of claim 1, wherein said determining an inverter signal from the level-shifter signal and the selection signal comprises choosing between the level-shifter signal and the selection signal.
- 8. The method of claim 1, wherein said outputting the erase-mode signal in response to a first combination of the inverter signal and the level-shifter signal comprises outputting a negative erase-mode voltage in response to a positive voltage inverter signal and a negative voltage level-shifter signal.
- 9. The method of claim 1, wherein said outputting a read-mode signal in response to a second combination of the inverter signal and the level-shifter signal comprises outputting the read-mode signal in response to a negative voltage inverter signal and a negative voltage level-shifter signal.
- 10. An apparatus, comprising:
a level shift stage circuit coupled to a selection signal input and coupled a negative charge pump input; an invert stage circuit coupled to said level shift stage circuit and responsively coupled to the selection signal input; and an output stage circuit coupled to said invert stage circuit to switch an output between a read-mode signal and an erase-mode signal dependent upon the selection signal input.
- 11. The apparatus of claim 10, wherein said level shift stage circuit comprises:
a current source pull-down circuit; and an active source pull-up circuit coupled to the current source pull-down circuit.
- 12. The apparatus of claim 11, wherein the current source pull-down circuit comprises:
a first transistor having a gate coupled to a bias input and a source/drain coupled to a negative charge pump input; and a first cascode transistor having a source/drain coupled a drain/source of the first transistor, and a gate coupled to a cascode input.
- 13. The apparatus of claim 11, wherein the active source pull-up circuit comprises:
a second transistor having a source/drain coupled to a pull-up input and a gate coupled to the selection signal input; and a second cascode transistor having a source/drain coupled to a drain/source of the second transistor, a drain/source coupled to the current source pull-down circuit, and a gate coupled to a cascode input.
- 14. The apparatus of claim 11, wherein the current pull-down circuit comprises a triple-well, n-channel, insulated gate transistor.
- 15. The apparatus of claim 11, wherein the active pull-up circuit comprises a p-channel transistor.
- 16. The apparatus of claim 10, wherein said invert stage circuit comprises:
an invert-to-read-mode-signal circuit; and an invert-to-erase-mode-signal circuit coupled to the invert-to-read-mode-signal circuit.
- 17. The apparatus of claim 16, wherein the invert-to-read-mode-signal circuit comprises:
a third transistor having a source/drain coupled to the selection signal input and a gate coupled to a circuit ground; and a third cascode transistor having a source/drain coupled to a drain/source of the third transistor, a drain/source coupled to the invert-to-erase-mode-signal circuit, and a gate coupled to the cascode input.
- 18. The apparatus of claim 16, wherein the invert-to-erase-mode-signal circuit comprises:
a fourth transistor having a source/drain coupled to the negative charge pump input and a gate coupled to said level shift stage circuit; and a fourth cascode transistor having a source/drain coupled to a drain/source of the fourth transistor, a drain/source coupled to the drain/source of the third cascode transistor, and a gate coupled to the cascode input.
- 19. The apparatus of claim 10, wherein said output stage circuit comprises:
an output-read-mode-signal circuit coupled to an output; and an output-erase-mode-signal circuit coupled to the output.
- 20. The apparatus of claim 19, wherein the output-read-mode-signal circuit comprises a fifth transistor having a source/drain coupled to the circuit ground, a gate coupled to said invert stage circuit, and a drain/source coupled to the output.
- 21. The apparatus of claim 20, wherein the fifth transistor comprises a low resistance channel.
- 22. The apparatus of claim 19, wherein the output-erase-mode-signal circuit comprises:
a sixth transistor having a source/drain coupled to the negative charge pump input, and a gate coupled to said invert stage circuit; and a sixth cascode transistor having a source/drain coupled to a drain/source of the sixth transistor, a gate coupled to a cascode input, and a drain/source coupled to the output.
- 23. The apparatus of claim 10, wherein said level shift stage circuit comprises a transistor having a ringed drain/source.
- 24. The apparatus of claim 10, wherein the erase-mode signal comprises a high magnitude negative voltage.
- 25. A system, comprising:
a memory array; and a memory array controller comprising
a negative charge pump; and a block controller coupled to the negative charge pump, comprising:
a negative level shifter to switch an output between a read-mode voltage and an erase-mode voltage dependent upon a selection signal input; a positive voltage switch coupled to the negative level shift circuit; a bit line driver coupled to the positive switch and coupled to said memory array; and a word line driver coupled to said positive switch, coupled to the negative level shifter, and coupled to said memory array.
- 26. The system of claim 25, wherein the negative level shifter comprises an output stage comprising an n-channel transistor.
- 27. The system of claim 25, wherein the negative level shifter comprises an active pull-up circuit coupled to a current source pull-down circuit.
- 28. The system of claim 25, wherein the erase-mode voltage comprises a high magnitude negative voltage.
- 29. The system of claim 25, wherein the read-mode voltage comprises a low voltage current from the negative charge pump via a low resistance n-channel transistor.
- 30. The system of claim 25, wherein said memory array comprises a block coupled to the block controller and having a bit line, a word line, and a source line.
- 31. The system of claim 25, wherein said memory array controller comprises the block controller to apply a signal to a first block within said memory array to erase the first block.
- 32. The system of claim 25, wherein said memory array controller comprises a second block controller to apply a signal to a second block within said memory array to read a memory cell of the second block substantially simultaneously with erasure of a first block within said memory array.
- 33. The system of claim 25, wherein the negative charge pump comprises an output circuit to output the erase-mode voltage.
- 34. The system of claim 25, wherein the negative level shifter comprises an output stage circuit coupled to said memory array to apply the erase-mode voltage to a source line of said memory array.
- 35. The system of claim 34, wherein the output stage circuit comprises a transistor to couple the output of the negative charge pump to the source line.
- 36. The system of claim 25, wherein the negative level shifter comprises a first circuit to pull up an output of the negative charge pump to apply a read-mode voltage to a first memory cell of said memory array.
- 37. The system of claim 36, further comprising a second negative level shifter coupled to the negative charge pump to couple the output of the negative charge pump to a second memory cell of said memory array substantially simultaneously with the application of the read-mode voltage to the first memory cell of said memory array.
- 38. The system of claim 36, wherein the first circuit comprises circuitry to substantially prevent current burn within the negative level shifter.
- 39. The system of claim 36, wherein the first circuit comprises an output stage circuit to apply a low resistance current to the first memory cell.
- 40. A method, comprising:
receiving a signal to erase a first block within a memory array; lowering an output of a negative charge pump to a negative voltage; applying the output of the negative charge pump to a source line of the first block; and pulling up the output of the negative charge pump to apply a read-mode voltage to a memory cell of a second block within the memory array substantially simultaneously with said applying the output.
- 41. The method of claim 40, further comprising applying a signal to a word line and a bit line to erase the first block.
- 42. The method of claim 40, further comprising applying a signal to a word line and a bit line of the second block to read the memory cell substantially simultaneously with erasing the first block.
- 43. The method of claim 40, wherein said receiving a signal to erase a first block within a memory array comprises:
receiving an instruction to erase the first block; and receiving an instruction to read the memory cell prior to erasure of the first block.
- 44. The method of claim 40, wherein said lowering an output of a negative charge pump to a negative voltage comprises lowering the output of the negative charge pump to a high magnitude, negative voltage.
- 45. The method of claim 40, wherein said applying the output of the negative charge pump to a source line of the first block comprises coupling the output of the negative charge pump to the source line.
- 46. The method of claim 40, wherein said pulling up the output comprises turning off transistors to substantially prevent current burn within a negative level shifter coupled to the second block of memory.
- 47. The method of claim 40, wherein said pulling up the output comprises applying a low resistance current to the memory cell.
- 48. An apparatus, comprising:
a negative charge pump; and a block controller coupled to the negative charge pump, comprising:
a negative level shifter to switch an output between a read-mode voltage and an erase-mode voltage dependent upon a selection signal input; and a positive voltage switch coupled to the negative level shifter.
- 49. The apparatus of claim 48, wherein the negative level shifter comprises an output stage circuit to couple to said negative charge pump to output the erase-mode voltage.
- 50. The apparatus of claim 48, wherein the negative level shifter comprises a first circuit to pull up an output of said negative charge pump to output a read-mode voltage.
- 51. The apparatus of claim 50, further comprising a second negative level shifter to couple to said negative charge pump to output an erase-mode voltage substantially simultaneously with an output of the read-mode voltage by the negative level shifter.
Parent Case Info
[0001] This is a divisional application of a currently pending parent application Ser. No. 09/823,463, filed Mar. 30, 2001.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09823463 |
Mar 2001 |
US |
Child |
10078106 |
Feb 2002 |
US |