The present invention relates generally to the field of CMOS image sensors, and more particularly, to such image sensors having an anti-eclipse circuit for addressing reset problems. The anti-eclipse circuit is physically separated from a column circuit for preventing undesirable noise in captured images.
A disadvantage of CMOS image sensors is its sensitivity to strong light when it shines onto the pixel array. A typical example of this problem is when the camera is pointed directly to the sun; the sensor will output a “black” sun instead of a bright one in the image. This phenomenon is referred to as eclipse or darkle. U.S. Ser. No. 10/607,943, filed Jun. 27, 2003, entitled “CMOS Image Sensor Oversaturation Protection Circuit,” by Christina Phan et al., addresses this problem. Referring to
Consequently, a need exists for overcoming this shortcoming. The present invention addresses this shortcoming by permitting the correction to be done as a stand-alone circuit. This preserves the balance of the layout of the column circuit while providing a solution to the eclipse or darkle problem.
The present invention is directed to overcoming one or more of the problems set forth above. Briefly summarized, according to one aspect of the present invention, the invention resides in a CMOS image sensor comprising a plurality of pixels arranged in columns and rows in an array; a column circuit for storing reset values and a value after integration; a correlated double sampler which derives an image signal from the reset and the value after integration; an anti-eclipse circuit physically separated from the column circuit and electrically connected to one or shared between multiple columns of pixels for restoring corrupted column voltage on a column of pixels.
These and other aspects, objects, features and advantages of the present invention will be more clearly understood and appreciated from a review of the following detailed description of the preferred embodiments and appended claims, and by reference to the accompanying drawings.
An advantage of this invention is the preservation of the simplicity and the balance of the layout of the column circuit. This will prevent structure noise from occurring in the image while successfully addressing the eclipse or darkle issue.
a is a top view of the image sensor of the present invention;
b is an alternative embodiment of
a and 4b are schematic diagrams of the of eclipse circuit of the present invention; and
Referring to
Referring back to
During reset, an anti-eclipse circuit 80 senses the above-described reset level on the column line and compares it to a preset threshold. If this reset level drops below this threshold, the anti-eclipse circuit 80 will detect and rectify the reset signal level on the column line, as will be described in detail hereinbelow.
The anti-eclipse circuit 80 in this description is illustrated as a circuit that provides correction for only 2 columns (coleven, colodd) as shown in
The anti-eclipse circuit 80 is physically separately from the column circuit 60 and electrically connected to one or shared between multiple columns of pixels for restoring corrupted column voltage on a column of pixels. In other words, the anti-eclipse circuit 80 is a stand-alone circuit and may be on any side of the pixel array 50. For example,
Referring to
The comparator 90 compares the sensed voltage to a preset threshold. If the voltage on the column line falls below the preset threshold, an eclipse or darkle event is then detected. When this happens, the comparator 90 sends out a trigger signal. The trigger signal is then latched into a digital flip-flop 100 on the rising edge of a signal that also controls reset level sampling on the column circuit 60. The flip-flop 100 will then generate a signal to pull the column line voltage to the level equivalent to the normal (non-eclipse) reset level.
After sending the correction signal, switches 95a and 95b are put into a position that disconnects the comparator's input from the column line and connects it to ground to deactivate the sensing. The column line voltage remains at the corrected level until the clear signal is received by the flip-flop. This “clear” signal is designed to occur after the completion of the sample reset phase of the column circuit 60.
Those skilled in the art will recognize that the signal that enables the flip-flop to latch has to align well with the detection pulse coming from the comparator. Any misalignment will cause the flip-flop to miss or misinterpret the detection.
Referring to
The invention has been described with reference to a preferred embodiment. However, it will be appreciated that variations and modifications can be effected by a person of ordinary skill in the art without departing from the scope of the invention.
Number | Name | Date | Kind |
---|---|---|---|
4792859 | Wicker et al. | Dec 1988 | A |
6469740 | Kuroda et al. | Oct 2002 | B1 |
6803958 | Wang | Oct 2004 | B1 |
6822679 | Kulhalli et al. | Nov 2004 | B1 |
6844896 | Henderson et al. | Jan 2005 | B2 |
6873363 | Barna et al. | Mar 2005 | B1 |
6888572 | Kozlowski | May 2005 | B1 |
7477298 | Lee et al. | Jan 2009 | B2 |
20040012696 | Teratani et al. | Jan 2004 | A1 |
20040075759 | Sato et al. | Apr 2004 | A1 |
20060044414 | Lee et al. | Mar 2006 | A1 |
20060238634 | Yan | Oct 2006 | A1 |
Number | Date | Country | |
---|---|---|---|
20070091193 A1 | Apr 2007 | US |