Claims
- 1. A method for depositing a two-layer diffusion barrier on a semiconductor wafer, which comprises:providing a two-layer diffusion barrier on a semiconductor wafer; providing the diffusion barrier with a bottom TaN layer and an overlying Ta layer serving as a carrier layer for interconnects; and depositing the TaN layer in a high-temperature deposition step with a semiconductor wafer temperature above 200° C., and subsequently depositing the Ta layer in a low-temperature deposition step with the semiconductor wafer temperature below 50° C.
- 2. The method according to claim 1, which comprises providing the carrier layer for copper interconnects.
- 3. The method according to claim 1, wherein the low-temperature deposition step is performed at approximately 25° C.
- 4. The method according to claim 1, wherein the step of depositing the Ta layer is performed while cooling the semiconductor wafer to a temperature below 50° C.
- 5. The method according to claim 1, which comprises:performing the steps of depositing the TaN layer and depositing the Ta layer a PVD deposition apparatus; and performing the step of depositing the TaN layer in a nitrogen atmosphere.
- 6. The method according to claim 1, which comprises:performing the step of depositing the TaN layer in a PVD chamber; depositing the Ta layer in the PVD chamber; following a degasifying and a precleaning step, when the semiconductor wafer is at a temperature of 200-300° C., placing the semiconductor wafer in the PVD chamber on an electrostatic chuck, which has been tempered to approximately 25° C., without clamping the semiconductor wafer on the chuck, and depositing the TaN layer in a nitrogen atmosphere; after depositing the TaN layer, pumping out excess nitrogen while clamping the semiconductor wafer on the electrostatic chuck; and depositing the Ta layer in a nitrogen-poor atmosphere while cooling the semiconductor wafer to a low temperature.
- 7. The method according to claim 1, which comprises:subsequent to a degasifying and a precleaning step, when the semiconductor wafer has a temperature of 200-300° C., placing the semiconductor wafer in a first PVD chamber and clamping the semiconductor wafer on an electrostatic chuck that has been tempered to approximately 250-300° C.; and subsequently depositing the TaN layer in a nitrogen atmosphere in the first PVD chamber; clamping the semiconductor wafer on another electrostatic chuck that has been tempered to a temperature below 50° C.; and depositing the Ta layer while cooling the semiconductor wafer to the temperature of the other electrostatic chuck.
- 8. The method according to claim 1, which comprises after depositing the Ta layer in the low-temperature deposition step, coating the semiconductor wafer with a copper start layer in a chamber selected from the group consisting of a CU-PVD chamber and a CVD chamber.
Priority Claims (1)
Number |
Date |
Country |
Kind |
199 22 557 |
May 1999 |
DE |
|
CROSS-REFERENCE TO RELATED APPLICATION
This application is a continuation of copending International Application No. PCT/DE00/01580, filed May 17, 2000, which designated the United States.
US Referenced Citations (15)
Foreign Referenced Citations (6)
Number |
Date |
Country |
0 751 566 |
Jan 1997 |
EP |
0 758 148 |
Feb 1997 |
EP |
0 758 148 |
Aug 1999 |
EP |
09186157 |
Jul 1997 |
JP |
WO 9854377 |
Dec 1998 |
WO |
WO 9933110 |
Jul 1999 |
WO |
Non-Patent Literature Citations (2)
Entry |
D. Edelstein et al.: “Full Copper Wiring in a Sub-0.25 μm CMOS ULSI Technology”, IEEE, 1997, pp. 773-776. |
Peijun Ding et al.: “Copper Barrier, Seed Layer and Planarization Technologies”, ISMIC, 1997, pp. 87-92. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
PCT/DE00/01580 |
May 2000 |
US |
Child |
09/992977 |
|
US |