The present disclosure relates to Electro Static Discharge (ESD) protection of integrated electronic circuits, in particular to the structure and layout of these integrated circuits to increase their ESD robustness.
During manufacturing or handling of electronic devices, such as integrated electronic circuits, electric charge may accumulate on tools, persons and/or the electronic device itself. This electric charge may result in undesired large voltage and/or current Electro Static Discharge (ESD) pulses being applied to the electronic device when discharging through this semiconductor device e.g. via its input terminal or via its power supply lines. These large pulses can cause failure of the semiconductor device for various reasons: dielectric breakdown, junction breakdown, breakage of conductors, heating of the device, etc.
Electro Static Discharge (ESD) protection devices are hence crucial to safe-guard a failure-proof operation of such electronic devices. These ESD protection devices are designed and arranged to bypass such ESD pulse to a power supply. Each ESD protection device is primarily characterized by is trigger voltage Vt, i.e. the voltage at which the ESD protection device starts conveying the ESD current and will switch to a low-resistance mode, its holding voltage Vh i.e. the voltage over the ESD protection device when conveying the ESD current in its low-resistance mode, and its breakdown current Ibd, i.e. the maximum amount of current the ESD protection device can convey in this low-resistance mode before failure thereof, the latter parameter being a metric for the ESD robustness or the amount of ESD stress a ESD protection device can withstand.
Typically the ESD protection for the whole of the electronic device is provided by inserting an ESD protection device at one particular location whereby the ESD protection device is then designed sufficiently large to accommodate the expected ESD pulses. These ESD protection devices are then added at the terminals of the electronic device, e.g. at an input terminal to prevent incoming ESD pulses from entering in the electronic device, or e.g. between power supply lines to maintain a minimal power supply voltage.
If the ESD protection device has a substantial impact on the normal operation of the electronic device such that its predetermined performance is being jeopardized, a distributed approach can be applied. In this approach several ESD protection devices are provided throughout the electronic device whereby the dimensions and the distribution of these ESD protection devices over the electronic device is selected to provide the desired ESD protection with minimal impact on the device performance.
Even if an electronic device has acquired a sufficient ESD robustness by providing an appropriate set of ESD protection devices, the electronic device may still fail due to a slow response of an ESD protection device to the ESD event. In published European Patent Application EP 037 501 the response of an Diode Triggered Silicon-Controlled-Rectifier (DTSCR) ESD protection device is improved by providing a trigger component causing the SCR to respond faster upon triggering by an ESD event.
The present disclosure aims to provide a method for designing an ESD protected integrated electronic circuit with an enhanced ESD protection performance without adversely affecting the performance of the circuit.
The present disclosure aims to provide integrated electronic circuits with ESD protection offering the desired circuit performance as well as the desired ESD protection performance.
The present disclosure discloses integrated electronic circuits which overcome the problems of the prior art mentioned above.
An ESD protected integrated electronic circuit is disclosed, the circuit having a predetermined performance during normal operation thereof, the circuit comprising a power supply line, at least one functional device protected by an Electro Static Discharge (ESD) protection device whereby the ESD protection device is configured to bypass, during an ESD event, the corresponding current from the at least one functional device, the functional device being powered by the power supply line, and, an interrupting circuit configured to interrupt a parasitic ESD current path, between the power supply line and the at least one functional device, created during an ESD event.
The interrupting circuit comprises a turn-off device controlled by a timer circuit. This turn-off device is preferably a field effect transistor and the timer circuit is RC delay circuit with the resistor connecting the gate of the field effect transistor to the power supply line. This field effect transistor can be a functional device of the circuit or can purposively inserted in the parasitic ESD current path. In the latter case the dimensions of added the field effect transistor are selected to have no substantial impact on the predetermined performance of the circuit.
The interrupting circuit is designed to interrupt the parasitic ESD current path at least during the first part of the ESD event, i.e. at least from the onset of the ESD event. Preferably the interrupting circuit is designed to interrupt the parasitic ESD current until the ESD protection device has been triggered by the ESD event. Optionally the interrupting circuit is designed to interrupt the parasitic ESD current path during the whole of the ESD event.
A method for designing an integrated electronic circuit having Electro Static Discharge (ESD) protection is disclosed, the method comprising providing an integrated electronic circuit having a predetermined performance during normal operation thereof, the integrated electronic circuit comprising a power supply line and at least one functional device protected by an ESD protection device whereby the ESD protection device is configured to bypass, during an ESD event, the corresponding current from the at least functional device, the functional device being powered from the power supply line, determining a parasitic ESD current path between the power supply line and the at least one functional device, and creating in this parasitic ESD current path a circuit to interrupt the parasitic ESD current path, at least during the first part of the ESD event.
The interrupting circuit can be created by providing an RC delay circuit to the gate of a field effect transistor already present in the parasitic ESD current path, the resistor of this RC delay circuit connecting the gate of the field effect transistor to the power supply line.
The interrupting circuit can be created by inserting, in the parasitic ESD current path, an additional field effect transistor and an RC delay circuit, the resistor of this RC delay circuit connecting the gate of the additional field effect transistor to the power supply line. The dimensions of the additional field effect transistor are selected to have no substantial impact on the predetermined performance of the integrated electronic circuit.
The interrupting circuit is configured to interrupt the parasitic ESD current path at least until the ESD protection device has been triggered by the ESD event. Preferably the interrupting circuit is configured to interrupt the parasitic ESD current path during the whole of the ESD event.
The parasitic ESD current paths can be determined by simulating an ESD event on the circuit to determine if and where, during the ESD event, a parasitic ESD current path is created between the power supply line and the at least one functional device.
ESD protected LNA circuit when subjected to an VDD-to-IN 1 kV HBM ESD stress, without (a) and with (b) an ESD turn-off circuit according to an embodiment.
The drawings described are only schematic and are non-limiting. In the drawings, the size of some of the elements may be exaggerated and not drawn on scale for illustrative purposes. The dimensions and the relative dimensions do not necessarily correspond to actual reductions to practice of the disclosure.
Furthermore, the terms first, second, third and the like in the description and in the claims, are used for distinguishing between similar elements and not necessarily for describing a sequential or chronological order. The terms are interchangeable under appropriate circumstances and the embodiments of the disclosure can operate in other sequences than described or illustrated herein.
Moreover, the terms top, bottom, over, under and the like in the description and the claims are used for descriptive purposes and not necessarily for describing relative positions. The terms so used are interchangeable under appropriate circumstances and the embodiments of the disclosure described herein can operate in other orientations than described or illustrated herein.
The term “comprising”, used in the claims, should not be interpreted as being restricted to the means listed thereafter; it does not exclude other elements or steps. It needs to be interpreted as specifying the presence of the stated features, integers, steps or components as referred to, but does not preclude the presence or addition of one or more other features, integers, steps or components, or groups thereof. Thus, the scope of the expression “a device comprising means A and B” should not be limited to devices consisting only of components A and B. It means that with respect to the present disclosure, the only relevant components of the device are A and B.
As discussed in the state-of-the-art section of this description the combination of ESD protection performance and circuit performance in a single electronic circuit is highly desirable, although not easy to achieve. This is certainly more pronounced for analogue circuits such as Radio Frequency (RF) circuits where the effective electrical and electronic parameters of all circuit elements, i.e. functional elements already present in the unprotected circuit as well as ESD protection devices only present in the ESD protected circuit, determine the final circuit performance. Measures to increase the overall ESD protection performance of the electronic circuit must have little or minimal impact on the predetermined performance of the electronic circuit during normal operation, i.e. when the ESD protection devices are not operative.
When designing the ESD protection of an electronic circuit, the effective values of parameters of the selected ESD protection devices, such as ESD trigger voltages Vt and ESD breakdown current Ibd, are determined in view of the desired ESD protection while the dimensions of these ESD protection devices are also determined in view of their contribution to the circuit performance in normal operation.
Even if these ESD parameters are appropriately selected, the ESD protected electronic circuit may still fail if the response of an ESD protection device to an ESD event is too slow. Although the ESD protection device may be triggered by an ESD event, it may take some time before the ESD protection device is capable of conveying all unwanted currents towards the power supply lines. These unwanted currents can result from parasitic ESD current paths created by the ESD event between the functional element to be protected by the ESD protection device and the power supply line.
For the purpose of teaching an Radio Frequency Wide Band Low Noise Amplifier (RF WB LNA) is used, although the embodiments can be applied to other electronic circuits having ESD protection.
The ESD protection of such a RF WB LNA (LNA) is a challenge for both RF and ESD protection designers. Typically, the parasitic capacitance of the added ESD protection devices limits the performance of the RF design. Several solutions have been proposed in the recent years to cope with this capacitive load in a wideband RF LNA design, going from distributed ESD protection, bootstrapping, to the use of symmetric T-diodes. So far, these solutions occupy a large silicon real-estate, which translates in an increased cost in advanced CMOS technologies.
The thin gate dielectrics used in advanced CMOS technology makes the LNA's RF input very sensitive to ESD stress events. Even with good ESD protection devices, additional precautions need to be taken to prevent gate oxide failure and possible triggering of parasitic ESD current paths during an ESD event. The latter is easily overlooked.
The LNA, as shown in
As shown in
For this LNA topology, two worst case ESD stress conditions exist: the input terminal IN is positive biased with respect to the low power supply voltage line VSS IN(positive)-to-VSS(negative) stress, and the high power supply line VDD is positive biased with respect to the input terminal IN VDD(positive)-to-IN(negative).
All diodes in
As discussed above, the core LNA fails early in the VDD-IN stress combination but also in a VDD-VSS stress combination as a result from triggering of parasitic ESD current paths in the core of the LNA. These parasitic ESD current paths do not occur during normal operation of the ESD protected electronic circuit. In case an additional redesign of the Rbal resistor is not an option from RF point of view, an alternative methodology to boost the ESD robustness is to keep the parasitic ESD current path off, at least during part of an ESD event, by means of an ESD turn-off circuit.
The addition of such turn-off circuits is a general strategy to keep any parasitic ESD current path off at least during part of the ESD event. Possible triggering of parasitic ESD current paths during ESD events is easily overlooked when determining the ESD performance of an ESD protected electronic circuit. In fact, due to such effects, failure of functional elements can occur well before gate-oxide breakdown, as demonstrated in the previous paragraphs. When stressing VDD to IN, the feedback transistor Mn2 is pulled open resulting in a parasitic ESD current path towards the transistor Mn1 and Rbal will fail during this ESD event.
To turn the parasitic ESD current path through the existing functional transistor Mn2 4 off, a turn-off device 6 in the form of an additional transistor MnTO 7 is added at the drain of Mn2 4 inside this parasitic ESD current path. The gate of this additional transistor MnTO 7 is connected to an ESD transient RC turn-off timer 8 RTO-CTO, as shown in
The time constant of the RC circuit 8 RTO-CTO is selected in view of the speed at which ESD protection device 5 can start conveying the ESD current. This response time is a characteristic of the ESD protection device 5 and can to some extent be tuned, e.g. in the case of the DTSCR. The time constant is selected to at least turn off a transistor 7 in the parasitic ESD current path until an ESD protection device 5 is triggered to a low-resistance state sufficiently for draining the ESD current to a power supply line 2,3. This time constant of the turn-off circuit 8 can be selected such that the parasitic ESD current path is turned during at least a part of the ESD event. However this time constant can be selected to turn off the parasitic ESD current path during the whole duration of the ESD event.
If several parasitic ESD current paths are created during an ESD event, in each of these parasitic ESD current paths a transistor 7 having an RC circuit 8 to its gate can be inserted. The RC circuit of the turn-off circuits 8 can be shared to turn off several possible parasitic ESD paths with the same time constant.
In
a shows the simulated voltage and current waveforms during a 1 kV Human Body Model VDD-to-IN stress, on the LNA with dual-diode D1, D2 ESD protection and an RC-triggered NMOS ESD protection device 5 as a power clamp. These 1 kV HBM simulations showed that at 3 ns, the voltage at the high power supply line VDD 2 snaps back, indicating turn-on of the power clamp 5, whereby a current peak is seen for the current through the power clamp 5. However,
b shows the simulated voltage and current waveforms after adding the turn-off circuit 6 with a turn-off device 7 controlled by a timer circuit 8 MnTO-RTO-CTO. The ESD current, normally pushed through the core LNA 4 via parasitic ESD current paths when the power clamp 5 is not yet fully turned on, is reduced from 250 mA peak to 20 mA peak, preventing early failure of the core LNA 4 at higher ESD stress levels.
When using only the turn-off circuit 6, without local clamping and in absence of Rbal, an HBM robustness of 3.5 kV was measured. In this configuration the HBM robustness was limited by failure of the feedback transistor Mn2 of
When decreasing the RC-time constant of the turn-off timer 8 from 500 ns to 200 ns and 20 ns respectively, no ESD performance degradation is noticed, indicating that the turn-off circuit 8 is only needed during the first ns, defined by the turn-on time or response time of the power clamp 5. This corresponds with the simulations in
An overview of the HBM measurements on the different circuit variations discussed above for the weakest pin combinations VDD+ to IN− and VDD+ to VSS− is shown in Table 1 below.
The RF design with the turn-off circuitry was tested for system-level ESD stress using an on-wafer Human Metal Model tester which tests the ESD robustness of the system containing the ESD protected circuit. Typically, most RF circuits can not tolerate additional off-chip ESD protection against system level ESD based on a Transient Voltage Suppressor and a current limiting resistor as the associated impedance of this off-chip ESD protection jeopardize the normal operation of the circuit incorporated in the system. However, the LNA design having the turn-off circuit 6 as discussed above could withstand at least 1 kV HMM for all possible pin-to-pin combinations even without additional system level ESD protection.
Like in the previous paragraphs, this parasitic ESD current path can be interrupted at least during part of the ESD event by creating a turn-off circuit 6 in this parasitic ESD current path as shown in
During an ESD event between VDD+2 and VSS− 3, the gate of M2 needs some time to get powered up because of the RC circuit 8 added to its gate. Therefore, during the first part of the ESD event, starting from the onset of the ESD event, the parasitic ESD current path through the core of the LNA circuit is interrupted as the transistor M2 is turned off. An ESD power clamp 5 between the high power supply line VDD 2 and the low power supply line VSS 3 will have sufficient time to turn-on when being triggered by the ESD event. Hence this power clamp 5 will be fully conducting when the parasitic ESD current path through the core 4 is finally turned on. Thanks to this ESD turn-off circuit 6, the overall ESD robustness level of the LNA circuit 1 will be greatly increased.
A solution is shown in
In the LNA circuit 1 illustrated by
In the ESD protected circuits as disclosed turn-off circuitry 6 is provided to interrupt parasitic ESD current paths created during an ESD event thereby improving the overall ESD performance of the circuit 1. The additional turn-off circuitry 6 prevented parasitic ESD currents path in the core circuit 4 to be triggered during the ESD event. These parasitic ESD current paths are current paths that are operative during normal operation of the ESD-protected circuit, but should not conduct current because of an ESD event. As discussed above, depending on the layout and the topology of the ESD-protected circuit 1 one or more of the active functional devices 4 of this circuit can however be biased due to the ESD event to the extent that these active functional devices will conduct also during the ESD event. As the ESD protection device 5, which is provided to bypass ESD current from the functional device(s) of the circuit, has a limited response time, the ESD current needs either to be conveyed via another route or interrupted before reaching the functional device 4. In this disclosure a functional device 4 is a device that is also present in the ESD unprotected circuit. This functional device 4 can be a passive device such as a coil or resistor. It can also be an active device such as diode or transistor.
This application is a non-provisional application claiming priority to U.S. Patent App. No. 61/237,545 filed on Aug. 27, 2009, which is included herein by reference for all purposes.
Number | Date | Country | |
---|---|---|---|
61237545 | Aug 2009 | US |