Claims
- 1. A method for avoiding inadvertent entry into at least one test mode of an integrated circuit in response to detecting a first signal, the method comprising:detecting at least one additional signal; and switching a first circuit from a test mode access state to a test mode access disable state in response to detecting the at least one additional signal, wherein the at least one test mode of the integrated circuit cannot be entered in response to detecting the first signal while the first circuit is in the test mode access disable state.
- 2. The method of claim 1, wherein detecting the at least one additional signal comprises comparing the detected at least one additional signal to a prescribed signal pattern.
- 3. The method of claim 1, wherein detecting the at least one additional signal comprises:detecting at least a second signal; and detecting at least a third signal having a magnitude greater than a specification rating signal level for the integrated circuit during detection of the at least a first signal.
- 4. The method of claim 1, further including repeatedly switching the first circuit between the test mode access enable state and the test mode access disable state.
CROSS-REFERENCE TO RELATED APPLICATIONS
This application is a divisional of application Ser. No. 09/567,632, filed May 9, 2000, now U.S. Pat. No. 6,255,837, which is a divisional of application Ser. No. 09/222,674, filed Dec. 29, 1998, now U.S. Pat. No. 6,160,413, which is a continuation of application Ser. No. 08/781,086, filed Jan. 9, 1997, abandoned, which is a divisional of application Ser. No. 08/498,823, filed Jul. 6, 1995, now U.S. Pat. No. 5,627,478 issued May 6, 1997.
US Referenced Citations (23)
Continuations (1)
|
Number |
Date |
Country |
| Parent |
08/781086 |
Jan 1997 |
US |
| Child |
09/222674 |
|
US |