1. Field of Invention
The present invention relates to magnetoresistive random access memory integrated circuits (MRAM IC's), and, more particularly, to a method and apparatus for discharging and equalizing sense lines to ensure and accelerate read and write operation cycles in an MRAM IC.
2. Description of Related Art
Magnetoresistive Random Access Memory (MRAM) is typically designed to write or read eight bits (one byte) in one complete timing cycle. For example, the eight bits share the same word line, but each bit resides on its own sense line. To ensure the ability of writing “1” and “0” into different bits in one byte, the word line current must turn on for write “1” and for write “0” in one complete cycle. It follows that each write “1” or write “0” duration is called a half cycle. In normal operation, the sense line current turns on when the word line current is in the half cycle of intended written information.
A drawback of conventional MRAM IC's is that a time gap is needed to separate write “1” and write “0” word line currents in order to ensure correct operation. The purpose for the time gap is to allow sense current to drop to a safe level before write “0” word line current turns on. As a result, there exists a need, addressed by the present invention, for an accelerated discharging process that permits a shorter read/write cycle and, consequently, faster operation of MRAM.
According to one embodiment of the present invention, an apparatus for discharging and equalizing sense lines embedded in a magnetoresistive random access memory integrated circuit (MRAM IC) is provided. The apparatus includes a current source connected to a current source node. A sense line is connected to the current source node. A bit decode element is coupled to turn on and allow the current source to source a current through the sense line so as to set the current source node to a selected voltage. A discharger is connected at a first terminal to the current source node so as to accelerate discharge of the current source node when the current source turns off.
It is to be understood that both the foregoing general description and the following detailed description are examples, and are intended to provide further explanation of the invention as claimed.
These and other features, aspects, and advantages of the present invention will become better understood with regard to the following description, appended claims, and accompanying drawings where:
Reference will now be made in detail to the present preferred embodiments of the invention, examples of which are illustrated in the accompanying drawings. Wherever possible, the same reference numbers are used in the drawings and the description to refer to the same or like parts.
Referring now to
Referring now to
It will be understood by those skilled in the art having read this disclosure that alternate logic circuitry may be employed wherein the first half cycle is defined to write “0” and the second half cycle is defined to write “1”. It will be understood by those skilled in the art having read this disclosure that other equivalent write “1” and/or write “0” waveforms will be understood to be within the scope of this invention.
Referring now to
In another embodiment of the invention, the discharger 18 may be connected to short the current source node to a reference voltage when turned on so as to operate as an equalizer. This is advantageous over known devices because MRAM magnetic memory cells are often constructed from giant magnetoresistance (GMR) devices. Typically, signal strength in a GMR is about 3 mV, which is minute compared to signal strength in other types of memories. It is very difficult to sense such a small signal, particularly in the presence of an offset voltage between a signal line and a reference line. One way to eliminate the offset voltage between the signal line and reference line is to equalize the signal line and reference line to the same voltage using the discharger 18, for example.
To promote further understanding of the present invention, it is helpful to contrast it with a case where the discharger is removed. If the discharger were not present during the write cycle, for example, the bit decode transistor would turn on and allow the current source to source a current through the sense line thereby setting current source node 22 to a particular voltage. In the case of a missing discharger, when the current source turns off as indicated by edge 1 in
Referring now to
Having explained examples of apparatus for carrying out the embodiments of the invention, a method for discharging and equalizing sense lines in a MRAM IC will now be described. One example of a method contemplated by the present invention comprises the steps of using a current source for sourcing current to a current source node, connecting a sense line to the current source node, controlling a bit decode element to turn on and allow the current source to source a current through the sense line so as to set the current source node to a selected voltage, and using a discharger to discharge the current source node so as to accelerate discharge of the current source node when the current source turns off. The method may be carried out by the apparatus as described hereinabove, or by equivalent apparatus.
The invention has been described herein in considerable detail in order to comply with the Patent Statutes and to provide those skilled in the art with the information needed to apply the novel principles of the present invention, and to construct and use such exemplary and specialized components as are required. However, it is to be understood that the invention may be carried out by specifically different equipment and devices, and that various modifications, both as to the equipment details and operating procedures, may be accomplished without departing from the true spirit and scope of the present invention.
This application claims the priority benefit of U.S. Provisional Application Ser. No. 60/716,259, filed Sep. 12, 2005, the full disclosures of which are incorporated herein by reference
Number | Date | Country | |
---|---|---|---|
60716259 | Sep 2005 | US |