Claims
- 1. A method for fabricating a polycrystalline silicon resistive load element in an integrated circuit, comprising the steps of:
- forming a layer of polycrystalline silicon over an insulating layer;
- patterning the polycrystalline silicon to define a resistive load element having a top and side surfaces;
- forming a masking layer over the polycrystalline silicon layer;
- patterning the masking layer to expose the top and side surfaces of polycrystalline silicon in locations wherein the resistive load elements are to be formed; and
- oxidizing the exposed polycrystalline silicon to convert a portion of the top and the side surfaces of the exposed polycrystalline silicon to oxide.
- 2. The method of claim 1, wherein said oxidizing step comprises oxidizing the integrated circuit in an atmosphere containing steam.
- 3. The method of claim 1, wherein a depth of the polycrystalline silicon layer amounting to 50% to 90% of the total depth is converted to oxide.
- 4. The method of claim 1, wherein the masking layer comprises silicon nitride.
Parent Case Info
This is a division of application Ser. No. 07/531,022, filed May 31, 1990. Now U.S. Pat. No. 5,069,201.
US Referenced Citations (5)
Divisions (1)
|
Number |
Date |
Country |
Parent |
531022 |
May 1990 |
|