Claims
- 1. A bipolar transistor comprising:
a base having a top surface; a base oxide layer situated on said top surface of said base; a sacrificial post situated on said base oxide layer; a conformal layer situated over said sacrificial post and said top surface of said base, said conformal layer having a density greater than a density of said base oxide layer; a sacrificial planarizing layer situated over said conformal layer.
- 2. The bipolar transistor of claim 1 wherein said conformal layer comprises HDPCVD oxide.
- 3. The bipolar transistor of claim 1 wherein a wet etch rate of said base oxide layer is greater than a wet etch rate of said conformal layer.
- 4. The bipolar transistor of claim 1 wherein said base oxide layer comprises PECVD oxide.
- 5. The bipolar transistor of claim 1 wherein said sacrificial post is situated between first and second link spacers on said base oxide layer.
- 6. The bipolar transistor of claim 1 wherein said sacrificial planarizing layer comprises an organic material.
- 7. The bipolar transistor of claim 1 wherein said sacrificial planarizing layer has a thickness over said sacrificial post of between approximately 0.0 Angstroms and approximately 2500.0 Angstroms.
- 8. The bipolar transistor of claim 6 wherein said organic material is an organic BARC.
- 9. The bipolar transistor of claim 5 further comprising a first region between said first and second link spacers, and a second region outside of said first and second link spacers, said sacrificial planarizing layer having a first thickness in said first region and a second thickness in said second region, wherein said second thickness is greater than said first thickness.
- 10. The bipolar transistor of claim 9 wherein said second thickness is between approximately 500.0 Angstroms and approximately 3500.0 Angstroms.
- 11. The bipolar transistor of claim 1 wherein said bipolar transistor is a silicon-germanium heterojunction bipolar transistor.
- 12. A method for fabricating a bipolar transistor, said method comprising steps of:
depositing a base oxide layer on a top surface of a base; fabricating a sacrificial post on said base oxide layer; forming a conformal layer over said sacrificial post, said conformal layer having a density greater than a density of said base oxide layer; depositing a sacrificial planarizing layer over said conformal layer and said base.
- 13. The method of claim 12 wherein said conformal layer comprises HDPCVD oxide.
- 14. The method of claim 12 wherein a wet etch rate of said base oxide layer is greater than a wet etch rate of said conformal layer.
- 15. The method of claim 12 wherein said base oxide layer comprises PECVD oxide.
- 16. The method of claim 12 further comprising a step of fabricating first and second link spacers on, respectively, first and second sides of said sacrificial post prior to said step of forming said conformal layer.
- 17. The method of claim 12 further comprising steps of:
depositing a mask over said sacrificial planarizing layer; patterning an emitter window opening in said mask.
- 18. The method of claim 12 wherein said sacrificial planarizing layer comprises an organic material.
- 19. The method of claim 18 further comprising a step of removing said sacrificial planarizing layer by a process selected from the group consisting of a plasma etch and a sulfuric wet etch.
- 20. The method of claim 18 wherein said organic material is an organic BARC.
- 21. The method of claim 12 wherein said sacrificial planarizing layer is deposited using a spin-on process.
- 22. The method of claim 17 wherein said emitter window opening has a width greater than a width of said sacrificial post.
- 23. The method of claim 17 wherein said emitter window opening has a width smaller than a width of said sacrificial post.
- 24. The method of claim 17 wherein said emitter window opening has a width approximately equal to a width of said sacrificial post.
- 25. The method of claim 12 further comprising a step of etching an emitter window opening in said sacrificial planarizing layer.
- 26. The method of claim 12 wherein said bipolar transistor is a silicon-germanium heterojunction bipolar transistor.
Parent Case Info
[0001] This application is a continuation in part of, and claims benefit of the filing date of, and hereby incorporates fully by reference, the pending parent application entitled “Method for Fabricating a Self-Aligned Bipolar Transistor and Related Structure,” Ser. No. 10/218,527 filed Aug. 13, 2002, and assigned to the assignee of the present application. This application also hereby incorporates fully by reference a related United States patent application entitled “Method for Fabricating a Self-Aligned Emitter in a Bipolar Transistor” Ser. No. 09/721,344 filed Nov. 22, 2000, issued as U.S. Pat. No. 6,534,372, and assigned to the assignee of the present application.
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
10218527 |
Aug 2002 |
US |
Child |
10442449 |
May 2003 |
US |