Claims
- 1. A method for fabricating a semiconductor device comprising the steps of:
- forming an insulating film on a semiconductor substrate;
- forming a polysilicon layer on said insulating film;
- forming a p-type region and an n-type region in said polysilicon layer;
- forming a silicide layer on said polysilicon layer so as to form a polycide film, said silicide layer including a metal selected from a group consisting of tungsten, titanium and molybdenum; and
- implanting p-type impurities into the entire silicide layer so that said p-type impurities are substantially uniformly distributed in the entire silicide layer.
- 2. A method according to claim 1, wherein the concentration of said p-type impurities in said silicide layer is higher than that in said p-type region of said polysilicon layer.
- 3. A method according to claim 1, wherein said p-type impurities are boron.
- 4. A method according to claim 1, further comprising the step of forming a transistor on said semiconductor substrate using a portion of said polycide film as a gate electrode.
- 5. A method according to claim 1, further comprising the step of forming an impurity diffusion region in said semiconductor substrate so that said impurity diffusion region is in contact with said polysilicon layer of said polycide film.
- 6. A method for fabricating a semiconductor device comprising the steps of:
- forming an insulating film on a semiconductor substrate;
- forming a polysilicon layer on said insulating film;
- forming a p-type region and an n-type region in said polysilicon layer;
- forming a silicide layer on said polysilicon layer so as to form a polycide film, said silicide layer including a metal selected from a group consisting of tungsten, titanium and molybdenum; and
- implanting p-type impurities into all of said silicide layer except a portion of said silicide layer located on said p-type region of said polysilicon layer.
- 7. A method according to claim 6, wherein said p-type impurities are boron.
- 8. A method according to claim 6, further comprising the step of forming a transistor on said semiconductor substrate using a portion of said polycide film as a gate electrode.
- 9. A method according to claim 6, further comprising the step of forming an impurity diffusion region in said semiconductor substrate so that said impurity diffusion region is in contact with said polysilicon layer of said polycide film.
Priority Claims (1)
Number |
Date |
Country |
Kind |
3-150003 |
Jun 1991 |
JPX |
|
Parent Case Info
This application is a division of application Ser. No. 07/900,993, filed Jun. 18, 1992, U.S. Pat. No. 5,355,010.
US Referenced Citations (9)
Foreign Referenced Citations (7)
Number |
Date |
Country |
57-192079 |
Nov 1982 |
JPX |
61-225838 |
Oct 1986 |
JPX |
1-205417 |
Aug 1989 |
JPX |
1265542 |
Oct 1989 |
JPX |
2192161 |
Jul 1990 |
JPX |
3-41762 |
Feb 1991 |
JPX |
4-150019 |
May 1992 |
JPX |
Non-Patent Literature Citations (4)
Entry |
"Gallium-Doped Titanium Silicide for Low Contact Resistivity", IBM Tech. Disc. Bull., 29(11), Apr. 1987, pp. 4969-4970. |
H. Hayashida et al. "Dopant Redistribution in Dual Gate W-Polycide CMOS and its Improvement by RTA", 1989 Symposium on VLSI Technology; IEEE Cat. No. 89, May 22-25, 1989, pp. 29-30. |
"A Fine-Line CMOS Technology that uses P.sup.+ -Polysilicon/Silicide Gates for NMOS and PMOS Devices" by L. C. Parillo et al.; IEDM Dec. 1984, pp. 418-422. |
"Technology Limitations for N.sup.+ /P+Polycide Gate CMOS due to Lateral Dopant Diffusion in Silicide/Polysilicon Layers"; by Charles L. Chu et al.; IEEE Electron Device Letters, vol. 12, No. 12; Dec. 1991; pp. 696-698. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
900993 |
Jun 1992 |
|