Claims
- 1. A method for fabricating an interconnect structure in an integrated circuit, comprising the steps of:
- forming a first conductive layer over an underlying region in the integrated circuit;
- forming a buffer layer over the first conductive layer;
- forming an insulating layer over the buffer layer;
- patterning the insulating layer and the buffer layer to define a form for the interconnect structure;
- forming a second conductive layer over the integrated circuit; and
- annealing to form silicide from portions of the first and second conductive layers and the buffer layer, wherein the interconnect structure is formed.
- 2. The method of claim 1, further comprising the steps of removing unsilicided portions of the first and second conductive layers.
- 3. The method of claim 1, wherein said step of forming a first conductive layer comprises depositing a thin layer of titanium over the underlying region in the integrated circuit.
- 4. The method of claim 3, wherein the underlying region comprises a semiconductor substrate.
- 5. The method of claim 3, wherein said underlying region comprises gate electrodes.
- 6. The method of claim 1, wherein said step of forming a buffer layer comprises depositing a layer of amorphous silicon over the first conductive layer.
- 7. The method of claim 1, wherein said step of forming an insulating layer comprises depositing a layer of oxide over the buffer layer.
- 8. The method of claim 1, wherein said step of forming a second conductive layer comprises depositing a layer of titanium over the integrated circuit.
- 9. The method of claim 1, wherein said step of siliciding portions of the first and second conductive layers comprises siliciding portions of the first and second conductive layers in a nitrogen ambient.
Parent Case Info
This is a division of application Ser. No. 07/891,450, filed May 29, 1992, now U.S. Pat. No. 5,313,084.
US Referenced Citations (5)
Foreign Referenced Citations (2)
Number |
Date |
Country |
2-199838 |
Aug 1990 |
JPX |
0536632 |
Feb 1993 |
JPX |
Non-Patent Literature Citations (1)
Entry |
Y. S. Huang, et al. "Ti-Silicide with improved thermal stability using silicidation through oxide on amorphous silicon substrates" J. Mat. Sci. Lett. 12 (1993) pp. 1726-1728. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
891450 |
May 1992 |
|