Claims
- 1. A method for making an isolated NMOS transistor in a BiCMOS process, comprising the steps of:
- forming an N- conductivity type DUF layer in a P conductivity type semiconductor substrate;
- forming alternate contiguous N+ and P conductivity type buried regions in said substrate on said N- conductivity type DUF layer;
- forming alternate contiguous N and P conductivity type well regions respectively above and in contact with said N+ and P conductivity type buried regions; and
- forming NMOS transistor source and drain regions in at least one of said P conductivity type well regions.
- 2. A method for making an isolated NMOS transistor in a BiCMOS process, comprising:
- forming an N- conductivity type DUF layer in a P conductivity type semiconductor substrate;
- forming alternate contiguous N+ and P conductivity type buried regions in said substrate;
- forming a layer of substantially intrinsic semiconductor material on said substrate;
- forming alternate and contiguous N and P conductivity type wells in said intrinsic semiconductor material, respectively above and extending to said N+ and P conductivity type buried regions;
- and forming NMOS source and drain regions in one of said P conductivity type wells.
- 3. The method of claim 2 wherein said step of forming a layer of substantially intrinsic semiconductor material on said substrate comprises epitaxially growing a layer of substantially intrinsic semiconductor material to a depth of about 1.25 .mu.A on said substrate.
- 4. The method of claim 2 wherein said step of forming said N- conductivity type DUF region comprises implanting phosphorus with a dose of about 4.times.10.sup.12 atoms/cc at an energy of about 150 Kev into said substrate, and further comprising diffusing said phosphorus at a temperature of about 1150.degree. C. to a depth of about 4.5 .mu.m into said substrate.
- 5. The method of claim 2 wherein said step of forming said N+ conductivity type buried region comprises implanting antimony at a dose of between about 1.times.10.sup.15 and 5.times.10.sup.15 atoms/cc at an energy of about 60 kev and diffusing said antimony into said substrate at a temperature of about 1250.degree. C. for a time of about 30 minutes.
- 6. The method of claim 2 wherein said step of forming a P conductivity type buried region comprises implanting boron at a dose of about 4.times.10.sup.12 atoms/cc at an energy of about 60 kev.
- 7. The method of claim 2 further comprising concurrently constructing a bipolar transistor structure elsewhere on said substrate while performing at least some of said steps for making the isolated NMOS transistor.
- 8. The method of claim 7 wherein said steps of forming said P conductivity type buried layer are performed a part of a simultaneous formation of a collector element of a PNP transistor elsewhere on said substrate.
- 9. The method of claim 2 further comprising constructing an additional conventional nonisolated NMOS transistor structure elsewhere on said substrate wherein at least some of said steps for making said isolated NMOS transistor are performed concurrently with the fabrication steps for said additional conventional nonisolated NMOS transistor structure.
- 10. A method for making an isolated NMOS transistor, comprising:
- forming a first layer of oxide on a P conductivity type substrate;
- patterning said layer of oxide to define an opening;
- forming an N- conductivity type region in said substrate through said opening in said first layer of oxide;
- forming a second layer of oxide on said substrate;
- patterning said second layer of oxide to provide an opening exposing said N- conductivity type region and said substrate;
- forming an N+ conductivity type region in said N- conductivity type region and said substrate through said opening in said second layer of oxide;
- stripping said second layer of oxide from said substrate, and forming a third layer of oxide overall;
- introducing an acceptor impurity overall into said substrate at a level at which said acceptor impurity is bounded by said N+ conductivity type region;
- stripping said third layer of oxide, and forming a layer of silicon on said substrate;
- forming alternate N and P conductivity type wells in said layer of silicon, extending therethrough to contact said N- conductivity type region and said substrate;
- and forming NMOS source and drain regions in one of said P conductivity type wells.
- 11. The method of claim 10 wherein said step of forming a third layer of oxide comprises thermally growing a layer of oxide on said substrate to a depth of about 300 .ANG..
- 12. The method of claim 10 wherein said step of forming a first layer of oxide comprises thermally growing a layer of oxide to about 500 .mu.m thickness.
- 13. The method of claim 10 wherein said step of forming an N+ conductivity type region in said substrate through said opening in said second layer of oxide comprises implanting antimony into said substrate through said opening in said second layer of oxide.
- 14. The method of claim 12 further comprising diffusing said phosphorus at a temperature of about 1150.degree. C. to a depth of about 4.5 .mu.m.
- 15. The method of claim 14 further comprising diffusing said antimony into said substrate at a temperature of about 1250.degree. C. for a time of about 30 minutes.
- 16. The method of claim 10 wherein said step of forming a layer of silicon onto said substrate comprises epitaxially growing a layer about 1.25 .mu.m thick of substantially intrinsic silicon onto said substrate.
- 17. The method of claim 10 wherein said step of forming an N- conductivity type region in said substrate through said opening in said first layer of oxide comprises implanting phosphorus with a dose of about 4.times.10.sup.12 atoms/cc at an energy of about 150 kev.
- 18. The method of claim 10 wherein said step of forming an N+ conductivity type region in said substrate through said opening in said second layer of oxide comprises implanting antimony at a dose of between about 1.times.10.sup.15 and 5.times.10.sup.15 atoms/cc at an energy of about 60 kev.
Parent Case Info
This application claims priority under 35 USC .sctn.119(e)(1) of provisional application number 60/008,395 filed Dec. 8, 1995.
US Referenced Citations (4)