Claims
- 1. A method for building high aspect ratio electrodes in an electrode means (E) comprising parallel electrodes (ε1,ε2) in a dense arrangement, wherein the method comprises successive process steps for:a) depositing a first global layer of electrode material (ε) with height h on a substrate (1); b) patterning the electrode material (ε) to form first parallel electrodes (ε1) of the electrode means (E), said first electrodes (ε1) having a width w and height h and being separated by a recess (2) of width d, and wherein the method is characterized by comprising successive further process steps for c) covering the first electrodes (ε1) with a barrier layer of thickness δ, δ being a fraction of width w, whereby the width d of the recess (2) becomes equal to 2w+2δ; d) depositing a second global layer of electrode material (ε) over the first electrodes (ε1) with the barrier layer (3) and filling the recesses (2) therewith; e) patterning a second layer of electrode material (ε) to form second parallel electrodes (ε2) of the electrode means (E) in the recesses (2′) between the electrodes (ε1) and the barrier layer (3) covering the latter, said second electrodes (ε1) extending above the first electrodes (ε1) to a height H−h and being insulated therefrom by means of the barrier layer (3), whereafter the sequence of process steps c)-e) are alternatingly applied as required to the first and second electrodes (ε1,ε2) respectively until the desired aspect ratio (n+1)(H−h)/w for all electrodes is obtained in a final process step after performing n sequences of the successive process steps c)-e), a final process step comprising applying electrode material to obtain electrodes (ε1ε2) with approximately equal height (n+1)(H−h) and then removing excess electrode material (ε) in a planarizing process.
- 2. A method according to claim 1, characterized by the electrode material (ε) being selected as an inorganic conducting material, e.g. a metal.
- 3. A method according to claim 1, characterized by the electrode material (ε) being selected as an organic conducting material, e.g. a conducting polymer.
- 4. A method according to claim 1, characterized by the substrate being a semiconducting material, e.g. silicon, whereby the semiconducting material has been processed to form an insulating layer against the electrode material or covered by an insulating thin film applied to the surface thereof.
- 5. A method according to claim 1, characterized by the barrier material being selected as an insulating inorganic or organic material.
- 6. A method according to claim 5, characterized by the barrier material being selected as a polarizable dielectric material capable of exhibiting hysteresis, e.g. a ferroelectric or electret material.
- 7. A method according to claim 6, characterized by the ferroelectric or electret material being selected as a polymer or copolymer material.
- 8. A method according to claim 1, characterized by the patterning of the electrode material (ε) to form electrodes (ε1,ε2) respectively by photomicrolithography and etching.
- 9. A method according to claim 8, characterized by using one and the same photomask for the patterning step, said photomask being displaced back and forth in translation over the same distance w+δ in the alternating process step sequences when patterning the electrodes (ε1) and electrodes (ε2) respectively.
- 10. A method according to claim 1, characterized by the final process step comprising covering the top surface of the electrodes (ε1,ε2) with a global barrier layer (4).
- 11. A method according to claim 1, characterized by the final process step leaving the barrier layer (3) covering the top of every second electrode (ε1;ε2) in the electrode means (E) as applicable.
- 12. A method according to claim 1, characterized by the final process step leaving the electrodes (ε1;ε2) as well as the barrier layer (3) flush and exposed in the top surface of the electrode means (E).
- 13. A method according to claim 1, characterized by selecting the height H of the electrode layers from the second electrode layer on inclusive, as 2h.
- 14. A method according to claim 1, characterized by the electrode width w being selected as the minimum process-definable feature subject to the design rule of the applied patterning process.
Priority Claims (1)
| Number |
Date |
Country |
Kind |
| 20016096 |
Dec 2001 |
NO |
|
Parent Case Info
This is a complete application claiming benefit of provisional No. 60/339,539 filed Dec. 14, 2001.
US Referenced Citations (7)
Foreign Referenced Citations (3)
| Number |
Date |
Country |
| PCTNO0200390 |
Oct 2002 |
WO |
| PCTNO0200397 |
Nov 2002 |
WO |
| PCTNO0200414 |
Nov 2002 |
WO |
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/339539 |
Dec 2001 |
US |