Claims
- 1. A semiconductor device, having a source, a drain and a gate electrode, fabricated by a process comprising the steps of:
- forming a plurality of field oxide regions on said substrate to isolate a plurality of active areas;
- forming a lightly doped region at one of said active areas;
- forming a doped silicon layer including dopants on said lightly doped region at said one active area and on the field oxide regions isolating said one active area;
- forming a patterned first dielectric layer on said doped silicon layer to define a gate area;
- forming a second dielectric layer on said first dielectric layer and said doped silicon layer;
- forming a third dielectric layer on said second dielectric layer;
- anisotropically etching said third and second dielectric layers to form a plurality of spacer regions surrounding said gate area and to expose said doped silicon layer at said gate area;
- forming a groove at said gate area by etching said exposed doped silicon layer and said substrate;
- forming a gate oxide layer in said groove and forming said source and said drain in said substrate by substantially driving said dopants in said doped silicon layer into said substrate; and
- forming said gate electrode in said groove.
- 2. The semiconductor device of claim 1, wherein said process further comprises the step of implanting second dopants into the exposed surface regions at said one active area between said steps of groove formation and gate oxide formation.
- 3. The semiconductor device of claim 1, wherein said doped silicon layer is a doped polysilicon layer.
- 4. The semiconductor device of claim 1, wherein said doped silicon layer is a doped amorphous silicon layer.
- 5. The semiconductor device of claim 3, wherein said doped silicon layer including dopants is formed by deposition of a polysilicon precursor in-situ-doped with said dopants.
- 6. The semiconductor device of claim 3, wherein said doped silicon layer including dopants is formed by sequentially depositing a polysilicon layer and implanting said dopants into said polysilicon layer.
- 7. The semiconductor device of claim 1, wherein said semiconductor device is a MOSFET.
CONTINUATION/DIVISIONAL INFORMATION
This application is a division of U.S. patent Ser. No. 09/095,674, filed Jun. 10, 1998, now U.S. Pat. No. 5,972,754.
US Referenced Citations (6)
Divisions (1)
|
Number |
Date |
Country |
Parent |
095674 |
Jun 1998 |
|