The present application claims priority to Korean patent application number 10-2006-0137221, filed on Dec. 28, 2006, which is incorporated by reference in its entirety.
1. Field of the Invention
The invention relates to a method for fabricating a semiconductor device, and more particularly to a method for fabricating a semiconductor device equipped with a transistor having a bulb-type recessed channel.
2. Description of Related Technology
With a recent drastic decrease in the design rules for integrated circuit semiconductor devices, there has been difficulty in ensuring stable operation of transistors. For example, the channel length of transistors has markedly decreased due to a decrease in the gate width. Under such circumstances, the short channel effect, which induces a reduction in the threshold voltage, an increase in the leakage current, and deterioration in the refresh property, is generated frequently.
Such short channel effect causes serious generation of a punch-through between the source and drain of the transistor. The punch-through is recognized as a main factor for causing malfunction of a semiconductor device. In order to overcome this problem, a method of increasing an ion implantation dose so as to control the threshold voltage can be considered. However, this may induce write recovery time (TWR) defect instead by increasing channel resistance, and thereby deteriorate the refresh property of a device.
In order to overcome the short channel effect and ensure the stable operation of devices, a great deal of research has been conducted on methods for ensuring a longer channel length without any increase in design rules. Particularly, structures that have an extended channel length while maintaining a limited gate line width, for example, transistor structures having a bulb-type recessed channel manufactured using two step etching processes have been suggested.
Since transistors having a bulb-type recessed channel include channels along a bulb-type trench, the active channel length is increased compared with a conventional transistor having a planar channel. Therefore, the cell threshold voltage is increased, leakage current is decreased due to a decrease in the electric field, and the refresh property is improved. However, ensuring and improving the refresh property to increase the margin on the TWR defect as a result of continuous decrease in the size of devices remains a problem to be solved for the high-performance operation of highly integrated memory devices.
The invention relates to an ion implantation method for controlling the threshold voltage.
In accordance with one aspect of the invention, a method for fabricating a semiconductor device having a bulb-type recessed channel comprises forming a mask layer on a semiconductor substrate to expose a region where a trench for a bulb-type recessed channel can be formed, forming the trench in the semiconductor substrate, implanting dopant ions in three-dimensional radial directions with a predetermined tilt angle in the exposed region of the semiconductor substrate, removing the mask layer, forming a gate stack in the region including the trench, and forming a source/drain in the semiconductor substrate.
When implanting dopant ions in the semiconductor substrate, the ion implantation may be performed in two or more directions with a tilt angle in an X-axis or Y-axis direction relative to the semiconductor substrate. Herein, the ion implantation may be performed by equally dividing the total dose for each tilt angle. For example, it may be performed by having a tilt angle of −7°, 0°, and 7° relative to the X-axis and/or Y-axis, and the dose of 1×1012 ion/cm2 for each tilt angle.
When implanting dopant ions in the semiconductor substrate, the ion implantation may be performed in two directions with the tilt angle in the X-axis direction excluding 0° while the angle in the Y-axis direction is fixed. Alternatively, the ion implantation may be performed in three or more directions with the tilt angle in the X-axis direction including 0° while the angle in the Y-axis direction is fixed.
Furthermore, the ion implantation may be performed in two directions with the tilt angle in the Y-axis direction excluding 0° while the angle in the X-axis direction is fixed. Alternatively, the ion implantation may be performed in three or more directions with the tilt angle in the Y-axis direction including 0° while the angle in the X-axis direction is fixed.
The above and other aspects, features and other advantages of the invention will be more clearly understood from the following detailed description taken in conjunction with the accompanying drawings, in which:
The invention provides a method for fabricating a semiconductor device which can increase the margin on the TWR defect or fail, which is a result of decreasing the size of the device, and improving the refresh property by improving the method of ion implantation for controlling the threshold voltage.
In general, the ion implantation for controlling the threshold voltage is performed to ensure a desired threshold voltage (Vt) when fabricating a MOS transistor. For example, in the case of an NMOS transistor, the ion implantation for controlling the threshold voltage is conducted by using a p-type dopant. Conventionally, during the ion implantation for controlling the threshold voltage, a dopant is implanted into a semiconductor substrate only in a direction perpendicular to the semiconductor substrate. Thus, the increase in the channel length is not big. However, in the invention, the ion implantation is performed in three-dimensional radial directions along a bulb-type trench during the ion implantation for controlling the threshold voltage. As a result, an active channel length between the source and drain of a transistor can be increased, and accordingly the threshold voltage of the transistor can be increased.
In general, if increasing the threshold voltage with a fixed dose is possible, the problem of deterioration in resistance capacitance (RC) characteristics caused by an increase in the dose for ion implantation for controlling the threshold voltage is prevented thereby improving the TWR fail. Meanwhile, the ion implantation dose can be decreased in the case of having a fixed value of the threshold voltage. Thereby, the contact resistance can be improved, and the refresh property can be improved by reducing the electric field in the junction.
Referring to
Referring to
The photoresist pattern 108 can be formed including an anti-reflection layer. The hard mask layer 106 is made of one or more layers selected from polysilicon layers, oxide layers, nitride layers, and metal layers. The hard mask layer 106 plays a role as an etching mask in the subsequent etching process on the semiconductor substrate 100 to form a bulb-type trench. Moreover, the hard mask layer 106 also plays a role as an ion implantation mask for preventing a dopant from implanting on the regions other than the channel region in the ion implanting process to form a channel. Therefore, the hard mask layer 106 has a thickness of 500 Å or more, and preferably about 500 Å to about 1000 Å.
Referring to
Isotropic etching is performed on the bottom surface of the first trench using the hard mask layer 106 as an etching mask to form a second spherical trench 112 on the lower portion of the first trench 110. As a result, a trench 114 having a bulb-type recessed channel consisting of the first trench 110 and the second spherical trench 112 is formed.
Referring to
The ion implantation for controlling the threshold voltage is performed by varying the ion implanting angle as illustrated in
At this time, the total dose of the implanted dopant can be divided for each ion implantation direction. For example, when implanting the total dose of 3×1012 ion/cm2 in three directions corresponding to −7°, 0°, and 7°, ⅓ of the total dose, that is 1×1012 ion/cm2 can be implanted at each direction.
The ion implantation may be performed by continuously varying the ion implantation angle in-situ while maintaining the conditions, for example, the implantation energy, the dose, or the type of dopant, and the ion beam condition except for the ion implantation angle during the ion implantation. For example, after performing the ion implantation in the −7° direction, the ions are implanted in the 0° direction while maintaining the same implantation conditions and the same ion beam state, and then the ions may be implanted again in the 7° direction while maintaining the same implantation conditions and the same ion beam state.
The ion implantation can be performed by implementing a variety of implantation angles during the ion implantation for controlling the threshold voltage.
For example, the ion implantation is performed in two directions with a tilt angle in the X-axis direction excluding 0°, under the condition in which shadowing is not generated on the bottom portion of the trench during ion implantation according to the etching height of the trench 114 for a bulb-type recessed channel. That is, ions are implanted in two directions corresponding to a first direction of −20° to −1° and a second direction of 1° to 20°. The ion implantation may be performed by implanting the ions at an implantation angle and a particular dose. Alternatively, the ion implantation may be performed by implanting at an ion implantation angle and a particular dose while including 0° such that a first direction is −20° to −1°, a second direction is 0°, and a third direction is 1° to 20°. At this time, the angle in the Y-axis direction is fixed.
Furthermore, the ion implantation is performed in two directions with the tilt angle in the Y-axis direction excluding 0°, under the condition in which shadowing is not generated on the bottom portion of the trench. That is, ions are implanted in two directions corresponding to a first direction of −20° to −1° and a second direction of 1° to 20°. The ion implantation may be performed by implanting the ions at an implantation angle and a particular dose. Alternatively, the ion implantation may be performed by implanting at an ion implantation angle and a particular dose while including 0° such that a first direction is −20° to −1°, a second direction is 0°, and a third direction is 1° to 20°. At this time, the angle in the X-axis direction is fixed.
In another implantation method, the ion implantation may be performed by using three directions or more, e.g., four directions, five directions or even more with the tilt angle in the X-axis direction or Y-axis direction including 0°. At this time, the remaining angle in the Y-axis direction or X-axis direction is fixed for each tilt angle.
Another method for controlling the ion implantation angle can be performed by implanting at an the ion implantation angle and a particular dose while varying the tilt angle in the k-axis direction and Y-axis direction together when ion implanting in radial directions.
The above-mentioned ion implantation in three-dimensional radial directions can be adopted to field stop ion implantation process, the ion implantation process for preventing punch-through in addition to ion implantation process for controlling the threshold voltage.
Referring to
According to the method for fabricating a semiconductor device having a bulb-type recessed channel of the invention, the dopant ion implantation for control of channel threshold voltage is performed in three-dimensional radial directions by varying the ion implantation angle. Then, a channel is formed along the spherical trench thereby increasing the active channel length. Therefore, the threshold voltage can be increased without changing the ion implantation dose. In the case where a fixed threshold voltage is to be realized, it can be realized with a reduced dose such that the refresh property is improved from a decrease in the contact resistance and in the electric field. Furthermore, the RC characteristics can be improved due to a decrease of the electric field in the junction and a decrease in the contact resistance.
The embodiments of the invention have been disclosed above for illustrative purposes. Those skilled in the art will appreciate that various modifications, additions and substitutions are possible, without departing from the scope and spirit of the invention as set forth in the accompanying claims.
Number | Date | Country | Kind |
---|---|---|---|
10-2006-0137221 | Dec 2006 | KR | national |