Information
-
Patent Grant
-
6713338
-
Patent Number
6,713,338
-
Date Filed
Wednesday, December 11, 200222 years ago
-
Date Issued
Tuesday, March 30, 200420 years ago
-
Inventors
-
Original Assignees
-
Examiners
- Niebling; John F.
- Lindsay, Jr.; Walter
Agents
- Birch, Stewart, Kolasch & Birch, LLP
-
CPC
-
US Classifications
Field of Search
US
- 438 231
- 438 227
- 438 224
- 438 268
- 438 228
- 438 209
- 438 258
-
International Classifications
-
Abstract
A method for fabricating source/drain devices. A semiconductor substrate is provided with a gate formed thereon, a first doped area is formed on a first side of the gate on the semiconductor substrate, and a second doped area is formed on a second side of the gate on the semiconductor substrate in a manner such that the second doped area is separated from the gate by a predetermined distance. A patterned photo resist layer is formed on the semiconductor substrate having an opening on the second side, the exposed gate less than half the width of the gate. The semiconductor substrate is implanted and annealed to form a dual diffusion area on the second side of the gate using the patterned photo resist layer as a mask.
Description
BACKGROUND OF THE INVENTION
1. Field of the Invention
The invention relates to a semiconductor process, and more particularly to a source/drain (S/D) device fabricated process used in a high voltage circuit element.
2. Description of the Related Art
FIGS. 1
a
to
1
i
are cross-sections of the conventional method for fabricating S/D device.
In
FIG. 1
a
, a semiconductor substrate
101
, such as silicon, is provided, and a first isolating area
105
a
and a second isolating area
105
b
are formed thereon. A pad layer
102
, such as oxide, a conductive layer
103
, such as poly, and a first patterned photo resist layer
104
are sequentially formed in the area between the first isolating area
105
a
and the second isolating area
105
b
. The area surrounding the isolating area areas is an active area (AA).
In
FIG. 1
b
, after the conductive layer
103
is etched using the first patterned photo resist layer
104
as a mask to form a gate
103
a
, the first patterned photo resist layer
104
is removed. Then, the area of the semiconductor substrate
101
between the gate
103
a
and the first isolating area
105
a
is doped to form a lightly doped area
106
.
In
FIG. 1
c
, an isolating layer
107
, such as nitride, is conformably formed on the surface of the pad layer
102
and the gate
103
a.
In
FIG. 1
d
, the isolating layer
107
is isotropically etched to form a spacer
107
a
on the sidewall of the gate
103
a.
In
FIG. 1
e
, a second patterned photo resist layer
108
having a first opening
109
a
and a second opening
109
b
is formed on the semiconductor substrate
110
. The first opening
109
a
is positioned in the area between the gate
103
a
and the first isolating area
105
a
, and the second opening
109
b
is positioned in the area between the gate
103
a
and the second isolating area
105
b.
First ion implantation is performed on the semiconductor substrate
101
using the second patterned photo resist layer
108
as a mask with As or B ions.
FIG. 2
is a top view of
FIG. 1
e
. In
FIG. 2
, part of the active area and half the width of the gate
103
a
are exposed by the first opening
109
a
in the second patterned photo resist layer
108
.
In
FIG. 1
f
, a first doped area
110
a
is formed at the bottom of the first opening
109
a
and a second doped area
110
b
is formed at the bottom of the second opening
109
b
. After the first ion implantation, the second patterned photo resist layer
108
is removed.
In
FIG. 1
g
, a third patterned photo resist layer
111
having a third opening
112
is formed on the semiconductor substrate
101
, and half the width of the gate
103
a
is exposed by the third opening
112
in the third patterned photo resist layer
111
. The third opening
112
is positioned in the area between the gate
103
a
and the second isolating area
105
b.
Second ion implantation is performed on the semiconductor substrate
101
using the third patterned photo resist layer
111
as a mask and the semiconductor substrate
101
is annealed with As or B ions.
FIG. 3
is a top view of
FIG. 1
f
. In
FIG. 3
, part of the active area and half the width of the gate
103
a
are exposed by the first opening
112
in the third patterned photo resist layer
111
, and the area between the gate
103
a
and the first isolating
105
a
is covered with the third patterned photo resist layer
111
.
In
FIG. 1
h
, a deeply doped area
113
is formed at the bottom of the third opening
112
. After the second ion implantation, the third patterned photo resist layer
111
is removed. The deeply doped area
113
is 6-7 times the depth of the first doped area
110
a
and the second doped area lob. The deeply doped area
113
expands after annealing, such that the depth and the width of the deeply doped area
113
are both increased. When the deeply doped area
113
increases, the concentration of dopant inside the deeply doped area
113
decreases and the breakdown voltage of the deeply doped area
113
increases accordingly.
By varying the energy of the ions to form the deeply doped area
113
in the semiconductor substrate
101
, implantation depth into the substrate can be controlled. Meanwhile, the ions also penetrate the gate
103
a
and the spacer
107
a
into the semiconductor substrate
101
, and the size increases after annealing.
The channel between the S/D consisting of the first doped area
110
a
and another S/D consisting of the second doped area
110
b
and deeply doped area
113
is decreased, resulting in Short Channel Effect. When the two S/D devices are both deeply doped areas, the channel between the S/D devices below the gate
103
a
and spacer
107
a
punches through, such that electrons are injected into the channel from source region before applying a gate voltage.
SUMMARY OF THE INVENTION
The present invention is directed to a method for fabricating source/drain devices in a high voltage circuit element without additional process.
Accordingly, the present invention provides a method for fabricating a source/drain device, in which, first, a semiconductor substrate having a gate is provided. A first doped area is positioned on a first side of the gate on the semiconductor substrate, and a second doped area is positioned on a second side of the gate on the semiconductor substrate with spaces between. A patterned photo resist layer having an opening on the second side of the gate is formed on the semiconductor substrate, and the exposed gate is less than half the width of the gate. The semiconductor substrate is implanted and annealed to form a dual diffusion area on the second side of the gate using the patterned photo resist layer as a mask.
Accordingly, the present invention also provides a method for fabricating source/drain devices. A silicon substrate having a gate is provided. A first doped area is positioned on a first side of the gate on the silicon substrate, and a second doped area is positioned on a second side of the gate on the silicon substrate with spaces between. A patterned photo resist layer having an opening on the second side of the gate is formed on the semiconductor substrate, and the width of the exposed gate is 2 μm. The silicon substrate is implanted and annealed to form a dual diffusion area on the second side of the gate using the patterned photo resist layer as a mask.
Accordingly, the present invention also provides a method for fabricating a source/drain device. A semiconductor substrate having a pad layer, a gate, a first isolating area and a second isolating area, is provided. The first isolating area is positioned on a first side of the gate and the second isolating area is positioned on a second side of the gate. The gate has a spacer on the sidewall of the gate. A first patterned photo resist layer is formed as a mask to implant into the semiconductor substrate to form a first doped area and a second doped area. The first doped area is positioned between the gate and the first isolating area, and the second doped area is positioned between the gate and second isolating area. A second patterned photo resist layer having an opening on the second side between the gate and the second isolating area is formed on the semiconductor substrate. The exposed gate is less than half the width of the gate. The semiconductor substrate is implanted and annealed using the patterned photo resist layer as a mask to form a dual diffusion area on the second side of the gate. The second patterned photo resist layer is removed.
Accordingly, the present invention also provides a method for fabricating a source/drain device. A silicon substrate having a pad oxide layer, a gate, a first isolating area positioned on a first side of the gate and a second isolating area positioned on a second side of the gate is provided. The gate has a spacer on the sidewall of the gate. A first patterned photo resist layer is formed as a mask to implant the silicon substrate to form a first doped area and a second doped area. The first doped area is positioned between the gate and the first isolating area, and the second doped area is positioned between the gate and second isolating area. The first patterned photo resist layer is removed. A second patterned photo resist layer having an opening on the second side between the gate and the second isolating area is formed on the silicon substrate. The width of the exposed gate is 2 μm. The silicon substrate is implanted and annealed using the patterned photo resist layer as a mask to form a dual diffusion area on the second side of the gate. The second patterned photo resist layer is removed.
BRIEF DESCRIPTION OF THE DRAWINGS
For a better understanding of the present invention, reference is made to a detailed description to be read in conjunction with the accompanying drawings, in which:
FIGS. 1
a
to
1
i
are cross-sections of the conventional method for fabricating S/D device;
FIG. 2
is a top view of
FIG. 1
e;
FIG. 3
is a top view of
FIG. 1
g;
FIGS. 4
a
to
4
i
are cross-sections of the method for fabricating S/D device of the present invention;
FIG. 5
is a top view of
FIG. 4
e;
FIG. 6
is a top view of
FIG. 4
g.
DETAILED DESCRIPTION OF THE INVENTION
FIGS. 4
a
to
4
i
are cross-sections of the method for fabricating S/D device of the present invention.
In
FIG. 4
a
, first, a semiconductor substrate
401
, such as silicon, is provided, and a first isolating area
405
a
and a second isolating area
405
b
are formed thereon. A pad layer
402
, such as oxide, a conductive layer
403
, such as poly, and a first patterned photo resist layer
404
are sequentially formed in the area between the first isolating area
405
a
and the second isolating area
405
b
. The area surrounding the first isolating area
405
a
and the second isolating area
405
b
is an active area (AA).
In
FIG. 4
b
, the conductive layer
403
is etched using the first patterned photo resist layer
404
as a mask to form a gate
403
a
, next, the first patterned photo resist layer
404
is removed and the area of the semiconductor substrate
401
between the gate
403
a
and the first isolating area
405
a
is doped to form a lightly doped area
406
.
In
FIG. 4
c
, an isolating layer
407
, such as nitride, is conformably formed on the surface of the pad layer
402
and the gate
403
a.
In
FIG. 4
d
, the isolating layer
407
is isotropically etched to form a spacer
407
a
on the sidewall of the gate
403
a.
In
FIG. 4
e
, a second patterned photo resist layer
408
having a first opening
409
a
and a second opening
409
b
is formed on the semiconductor substrate
401
. The first opening
409
a
is positioned in the area between the gate
403
a
and the first isolating area
405
a
, and the second opening
409
b
is positioned in the area spaced between the gate
403
a
and the second isolating area
405
b.
FIG. 5
is a top view of
FIG. 4
e
. In
FIG. 5
, part of the active area and half the width of the gate
403
a
are exposed by the first opening
409
a
in the second patterned photo resist layer
408
.
In
FIG. 4
f
, a first doped area
410
a
is formed at the bottom of the first opening
409
a
and a second doped area
410
b
is formed at the bottom of the second opening
409
b
. After the first ion implantation, the second patterned photo resist layer
408
is removed.
In
FIG. 4
g
, a third patterned photo resist layer
411
having a third opening
412
is formed on the semiconductor substrate
401
, and the width of the gate
403
a
exposing because of the third opening
412
in the third patterned photo resist layer
411
is 2 μm. The third opening
412
is positioned in the area between the gate
403
a
and the second isolating area
405
b.
Second ion implantation is performed on the semiconductor substrate
401
using the third patterned photo resist layer
411
as a mask and the semiconductor substrate
401
is annealed with As or B ions.
FIG. 6
is a top view of
FIG. 4
g
. In
FIG. 4
, part of the active area and half the width of the gate
403
a
are exposed by the 2 μm first opening
412
in the third patterned photo resist layer
411
, and the area between the gate
403
a
and the first isolating
405
a
is covered with the third patterned photo resist layer
411
.
In
FIG. 4
h
, a deeply doped area
413
is formed at the bottom of the third opening
412
. After the second ion implantation, the third patterned photo resist layer
411
is removed. The deeply doped area
413
is 6-7 times the depth of the first doped area
410
a
and the second doped area
410
b
. The deeply doped area
413
expands after annealing, such that the depth and the width of the deeply doped area
413
are both increased. When the deeply doped area
413
increases, the concentration of dopant inside the deeply doped area
413
decreases and the breakdown voltage of the deeply doped area
413
increases accordingly.
By varying the energy of the ions to form the deeply doped area
413
in the semiconductor substrate
401
, the implantation depth into the substrate can be controlled. The ions do not penetrate the gate
403
a
and the spacer
407
a
into the semiconductor substrate
401
because of the width of the third opening
412
is only 2 μm, with no increase after annealing.
When the two S/D devices are both deeply doped areas, the channel between the S/D devices below the gate
403
a
and spacer
407
a
will not punch through, such that electrons are not injected into the channel from the source region before applying a gate voltage.
The advantage of the present invention is that the channel between the S/D devices below the gate will not punch through, such that the electric field intensity is reduced to avoid the channel short, and breakdown voltage is increased effectively.
While the invention has been described by way of example and in terms of the preferred embodiments, it is to be understood that the invention is not limited to the disclosed embodiments. To the contrary, it is intended to cover various modifications and similar arrangements (as would be apparent to those skilled in the art). Therefore, the scope of the appended claims should be accorded the broadest interpretation so as to encompass all such modifications and similar arrangements.
Claims
- 1. A method for fabricating source/drain devices, comprising:providing a semiconductor substrate having a gate, a first doped area on a first side of the gate on the semiconductor substrate, and a second doped area on a second side of the gate on the semiconductor substrate with spaces between; forming a patterned photo resist layer on the semiconductor substrate having a opening on the second side of the gate, wherein the exposed gate is less than half the width of the gate; and implanting and annealing the semiconductor substrate to form a dual diffusion area on the second side of the gate using the patterned photo resist layer as a mask.
- 2. The method for fabricating source/drain devices of claim 1, further comprising a step of removing the patterned photo resist layer.
- 3. The method for fabricating source/drain devices of claim 1, wherein the semiconductor substrate further comprises a pad layer.
- 4. The method for fabricating source/drain devices of claim 3, wherein the pad layer is an oxide layer.
- 5. The method for fabricating source/drain devices of claim 1, wherein the first doped area further comprises a lightly doped area.
- 6. The method for fabricating source/drain devices of claim 1, wherein the gate has a spacer on the sidewall of the gate.
- 7. The method for fabricating source/drain devices of claim 1, wherein the width of the exposed gate is 2 μm.
- 8. A method for fabricating source/drain devices, comprising:providing a silicon substrate having a gate, a first doped area on a first side of the gate on the silicon substrate, and a second doped area on a second side of the gate on the silicon substrate with spaces between; forming a patterned photo resist layer on the semiconductor substrate having a opening on the second side of the gate, wherein the width of the exposed gate is 2 μm; and implanting and annealing the silicon substrate to form a dual diffusion area on the second side of the gate using the patterned photo resist layer as a mask.
- 9. The method for fabricating source/drain devices of claim 8, further comprising removing the patterned photo resist layer.
- 10. The method for fabricating source/drain devices of claim 8, wherein the semiconductor substrate further comprises a pad oxide layer.
- 11. The method for fabricating source/drain devices of claim 8, wherein the first doped area further comprises a lightly doped area.
- 12. The method for fabricating source/drain devices of claim 8, wherein the gate has a spacer on the sidewall of the gate.
- 13. A method for fabricating source/drain devices, comprising:providing a semiconductor substrate having a pad layer, a gate, a first isolating area on a first side of the gate, and a second isolating area on a second side of the gate, wherein the gate has a spacer on the sidewall of the gate; forming a first patterned photo resist layer as a mask to implant ions into the semiconductor substrate to form a first doped area and a second doped area, wherein the first doped area is positioned between the gate and the first isolating area, and the second doped area is positioned between the gate and second isolating area; forming a second patterned photo resist layer on the semiconductor substrate having an opening on the second side between the gate and the second isolating area, wherein the exposed gate is less than half the width of the gate; implanting and annealing the semiconductor substrate using the patterned photo resist layer as a mask to form a dual diffusion area on the second side of the gate; and removing the second patterned photo resist layer.
- 14. The method for fabricating source/drain devices of claim 13, wherein the pad layer is an oxide layer.
- 15. The method for fabricating source/drain devices of claim 13, the first doped area further comprising a lightly doped area.
- 16. The method for fabricating source/drain devices of claim 13, wherein the width of the exposed gate is 2 μm.
- 17. A method for fabricating source/drain devices, comprising:providing a silicon substrate having a pad oxide layer, a gate, a first isolating area on a first side of the gate, and a second isolating area on a second side of the gate, wherein the gate has a spacer on the sidewall of the gate; forming a first patterned photo resist layer as a mask to implant the silicon substrate to form a first doped area and a second doped area, wherein the first doped area is positioned between the gate and the first isolating area, and the second doped area is positioned between the gate and second isolating area; removing the first patterned photo resist layer; forming a second patterned photo resist layer on the silicon substrate having a opening on the second side between the gate and the second isolating area, wherein the width of the exposed gate is 2 μm; implanting and annealing the silicon substrate using the patterned photo resist layer as a mask to form a dual diffusion area on the second side of the gate; and removing the second patterned photo resist layer.
- 18. The method for fabricating source/drain devices of claim 17, the first doped area further comprising a lightly doped area.
Priority Claims (1)
Number |
Date |
Country |
Kind |
91118973 A |
Feb 2002 |
TW |
|
US Referenced Citations (10)