The present invention relates generally to semiconductors, and more particularly, to a method for forming a capping layer on a semiconductor device.
In integrated circuits, a dielectric layer is used to provide insulation around the interconnect wiring of the chip. Just as faster interconnect materials such as copper allow a signal to move faster through the chip, decreasing the capacitance factor of the insulating material also allows signals to travel across the interconnect faster because they have less interference with each other. The most common dielectric material is silicon dioxide. However, the semiconductor industry is constantly searching for commercially useful, lower capacitance dielectric materials, commonly referred to as low dielectric constant or low k materials.
When forming interconnects, the dielectric layer is patterned to form cavities such as trenches, vias, and the like. The cavities are then filled with a conductive material such as copper. To prevent electro-migration or diffusion, a relatively thin barrier layer is formed on the dielectric and the copper is formed on the barrier layer. The barrier layer is typically formed from Ta (tantalum). A chemical mechanical polishing (CMP) process is used to remove the copper and barrier layer from over the dielectric. The copper is recessed in the cavities and a conventional cobalt (Co) film doped with elements like tungsten (W), molybdenum (Mo), rhenium (Re), etc. are formed over the copper to prevent diffusion of copper into the surrounding dielectric material. This can enable integration of copper with low k materials. Also capping copper with these types of materials can enhance reliability by increasing electro-migration resistance. In order to be successful a very selective deposition of these films is required. Also, formation of the capping layer is highly dependent on the condition of the copper surface.
Typically, the cobalt films are deposited on the copper by electroless plating. The plating process may produce a cobalt film having a mushroom shaped profile. The mushroom shape extends above the surface of the dielectric and may cause unacceptable leakage between conductors. In addition, the plating process results in cobalt film with a relatively rough surface.
Therefore, there is a need for a method to form a smooth capping film over copper that minimizes leakage currents between conductors.
Generally, the present invention provides a method for forming a capping layer on top of a conductive metal layer that fills a cavity, such as a via or trench in an interconnect level of a semiconductor device. A purpose of the capping layer is to prevent diffusion of the conductive metal into subsequent interconnect levels within the device.
An active circuitry layer is formed on a substrate. The interconnect level is formed on top of the active circuitry level by depositing a dielectric layer and patterning the dielectric layer to form cavities, which can be vias, trenches, and the like. A diffusion barrier layer, such as tantalum or tantalum nitride, is deposited over the patterned dielectric layer such that the cavities and the top of the patterned dielectric layer are lined with the diffusion barrier layer. A conductive metal, such as copper, is deposited over the diffusion barrier layer, filling the cavities and forming a blanket film over the patterned dielectric layer. The diffusion barrier layer prevents diffusion of the conductive metal into the dielectric layer. The blanket film of the conductive metal is removed by chemical mechanical polishing (CMP) or other planarization method and the conductive metal remains in the cavities. The diffusion barrier layer is not substantially removed with the blanket film of the conductive metal, or in a separate planarization step, and remains on the surface of the patterned dielectric. This remaining diffusion barrier layer protects the dielectric layer from damage from further processing, such as CMP. The conductive metal remaining in the cavities is then recessed through selective chemical etching or deliberate dishing through CMP or other planarization process. The capping layer of cobalt or cobalt doped with other conductive elements is then deposited through electroless plating or other deposition process such that it overfills the recessed area above the conductive metal. The capping layer extending above the cavity and the barrier layer on top of the patterned dielectric layer is removed by a single CMP process or other planarization process. The surface roughness of the capping layer is reduced through this planarization process resulting in reduced leakage.
By leaving the diffusion barrier layer on top of the patterned dielectric layer after the conductive metal layer is removed, the dielectric surface is not exposed during the deposition of the capping layer or during a substantial portion of the simultaneous planarization of the capping layer and removal of the diffusion barrier layer. By not exposing the dielectric layer to the capping layer deposition process, diffusion of materials used in the capping layer deposition process is significantly reduced. In the case of electroless deposition of the capping layer, the remaining diffusion barrier layer substantially prevents the diffusion of metal ions into the dielectric layer resulting in reduced leakage caused by trapping of conductive materials. The remaining diffusion barrier layer also provides additional mechanical strength during the simultaneous planarization of the capping layer and substantial removal of the diffusion barrier layer resulting in reduced damage of the dielectric film. The benefits of reduced mechanical damage and reduced diffusion of contaminants into the dielectric layer are greater when the dielectric layer is a lower dielectric constant material. Furthermore, the method of forming the capping layer is simplified by planarizing the capping layer and removing the diffusion barrier layer remaining on the dielectric layer in one process step rather than in separate steps.
While the invention has been described in the context of a preferred embodiment, it will be apparent to those skilled in the art that the present invention may be modified in numerous ways and may assume many embodiments other than that specifically set out and described above. Accordingly, it is intended by the appended claims to cover all modifications of the invention which fall within the true scope of the invention.
Benefits, other advantages, and solutions to problems have been described above with regard to specific embodiments. However, the benefits, advantages, solutions to problems, and any element(s) that may cause any benefit, advantage, or solution to occur or become more pronounced are not to be construed as a critical, required, or essential feature or element of any or all the claims. As used herein, the terms “comprises,” “comprising,” or any other variation thereof, are intended to cover a non-exclusive inclusion, such that a process, method, article, or apparatus that comprises a list of elements does not include only those elements but may include other elements not expressly listed or inherent to such process, method, article, or apparatus.
A related, copending application is entitled “Method Of Forming A Semiconductor Device Having A Diffusion Barrier Stack And Structure Thereof”, by Michaelson et al., application Ser. No. 11/078,236, is assigned to the assignee hereof, and was filed Mar. 11, 2005.