Claims
- 1. A method for forming a wiring layer on a semiconductor substrate comprising the steps of
- i) laminating a lower insulating layer and etching barrier layer in this order on a top surface of the semiconductor substrate, said top surface including an insulating film and plural electrodes on said insulating film,
- ii) forming a hole in the etching barrier layer to expose a portion of the lower insulating layer by etching using a first mask pattern having a hole in which the diameter of the hole is larger than that of a contact hole to be formed on said top surface between electrodes but smaller than a distance between two electrodes that are totally covered with the etching barrier layer, the electrodes being located most adjacent to each other and sandwiching the contact hole therebetween, followed by removal of the first mask pattern,
- iii) laminating an upper insulating layer on a top surface of the etching barrier layer and the exposed portion of the lower insulating layer so as to form a planarized top surface, followed by lamination of a second mask pattern having a hole pattern in which a diameter of a hole thereof is the same as that of a contact hole to be formed in the top surface of the laminated substrate, said hole pattern being located within the hole in the first mask pattern,
- iv) subjecting a portion of the upper insulating layer to isotropic etching and portions of the upper and lower insulating layers and the insulating film to anisotropic etching in the recited order, using the second mask pattern to form said contact hole such that the etching barrier layer at a side wall of the contact hole is not exposed, and
- v) forming a wiring layer in an area including the contact hole after removal of the second mask pattern.
- 2. A method of claim 1, wherein the etching barrier layer is made of SiN, polysilicon or amorphous silicon.
- 3. A method of claim 1, wherein the lower insulation layer is made of at least one layer.
- 4. A method of claim 1, further including the step of removing a native oxide film within the contact hole prior to forming the wiring layer of step v).
Priority Claims (1)
Number |
Date |
Country |
Kind |
2-173806 |
Jun 1990 |
JPX |
|
Parent Case Info
This is a continuation-in-part of application Ser. No. 07/720,298, filed Jun. 28, 1991, now abandoned.
US Referenced Citations (8)
Foreign Referenced Citations (7)
Number |
Date |
Country |
58-32434 |
Feb 1983 |
JPX |
60-261132 |
Dec 1985 |
JPX |
62-78851 |
Apr 1987 |
JPX |
63-254745 |
Oct 1988 |
JPX |
0108629 |
Jan 1989 |
JPX |
2140953 |
May 1990 |
JPX |
2237137 |
Sep 1990 |
JPX |
Non-Patent Literature Citations (2)
Entry |
Wolf et al. "Silicon Processing for the VLSI ERA" vol. 1, pp. 520, 1986, pp. 559-561. |
Wolf et al; "Silicon Processing for the VLSI"; vol. 1; 1986; pp. 175-177, 531-534, 581. |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
720298 |
Jun 1991 |
|