Claims
- 1. A method for fabricating a capacitor of a semiconductor device, comprising:forming an insulating interlayer over a semiconductor substrate; forming a buried contact hole in the insulating interlayer that exposes a predetermined portion of the semiconductor substrate; forming a lower electrode over the insulating interlayer and in the buried contact hole; performing a cleaning process on the lower electrode and the insulating interlayer; growing a hemispherical grain (HSG) on an exposed portion of the lower electrode; doping an impurity into the HSG; and forming a dielectric layer over the HSG and the lower electrode; wherein the growing of the HSG, the doping of an impurity into the HSG, and the forming of a dielectric layer are performed in a single process chamber without breaking up of a vacuum state of the chamber.
- 2. A method for fabricating a capacitor of a semiconductor device, as recited in claim 1 wherein the impurity is PH3.
- 3. A method for fabricating a capacitor of a semiconductor device, as recited in claim 1, further comprising forming an upper electrode over the dielectric layer.
- 4. A method for fabricating a capacitor of a semiconductor device as recited in claim 1, wherein the process chamber is a sheet fed chamber.
Priority Claims (1)
Number |
Date |
Country |
Kind |
99-47489 |
Oct 1999 |
KR |
|
CROSS-REFERENCE TO RELATED APPLICATIONS
This is a divisional of application Ser. No. 09/697,515, filed Oct. 27, 2000, which is incorporated herein by reference in its entirety now U.S. Pat. No. 6,391,715.
US Referenced Citations (10)