Claims
- 1. A method for fabricating a silicon electronic device having a boron diffusion source layer, comprising the steps of:
- a) providing a silicon substrate;
- b) depositing an amorphous silicon layer on said silicon substrate by using SiH.sub.4 gas in a low pressure CVD system at about 550.degree. C.;
- c) applying a temperature of about 800.degree. C. to said amorphous silicon layer under N.sub.2 atmosphere to recrystallize said amorphous silicon layer into a recrystallized amorphous silicon layer; and
- d) growing a silicon-boron binary compound layer on said silicon layer as said boron diffusion source.
- 2. The method according to claim 1 wherein said step d) is executed by using a mixture of pure SiH.sub.4 and B.sub.2 H.sub.6 gases (1% in H.sub.2).
- 3. The method according to claim 2 wherein a molar ratio of SiH.sub.4 /B.sub.2 H.sub.6 in said mixture is greater than about 1/2.
- 4. The method according to claim 3, wherein said step d) is executed in a Ultrahigh Vacuum Chemical Vapor Deposition (UHV/CVD) system.
- 5. The method according to claim 4 wherein said step d) is executed at a temperature of about 550.degree. C.
- 6. The method according to claim 1 further comprising the step of:
- e) annealing the resulting device at a temperature of between 800.degree. C. and 1150.degree. C. in an N.sub.2 atmosphere.
- 7. The method according to claim 1 wherein said silicon electronic device is a CMOS device.
- 8. The method according to claim 1 wherein said silicon electronic device is a p-n-p poly-Si emitter bipolar transistor.
- 9. A method for fabricating a silicon electronic device having a boron diffusion source layer, comprising the steps of:
- a) providing a silicon substrate;
- b) depositing a silicon layer on said silicon substrate; and
- c) growing a silicon-boron binary compound layer on said silicon layer as said boron diffusion source using a mixture of pure SiH.sub.4 and B.sub.2 H.sub.6 gases (1% in H.sub.2).
- 10. The method according to claim 9 wherein a molar ration of SiH.sub.4 /B.sub.2 H.sub.6 in said mixture is greater than about 1/2.
- 11. The method according to claim 10 wherein said step c) is executed in a Ultrahigh Vacuum Chemical Vapor Deposition (UHV/CVD) system.
- 12. The method according to claim 11 wherein said step c) is executed at a temperature of about 550.degree. C.
- 13. The method according to claim 9 further comprising the step of:
- d) annealing the resulting device at a temperature between 800.degree. C. and 1150.degree. C. in an N.sub.2 atmosphere.
- 14. The method according to claim 9 wherein said silicon electric device is a CMOS device.
- 15. The method according to claim 9 wherein said silicon electric device is a p-n-p poly-Si emitter bipolar transistor.
- 16. A method for fabricating a silicon electronic device having a boron diffusion source layer, comprising the steps of:
- a) providing a silicon substrate;
- b) depositing a silicon layer on said silicon substrate by using SiH.sub.4 gas in a low pressure CVD system at about 550.degree. C.;
- c) applying a temperature of about 800.degree. C. to said silicon layer under N.sub.2 atmosphere to recrystallize said silicon layer into a recrystallized silicon layer; and
- d) growing a silicon-boron binary compound layer on said silicon layer as said boron diffusion source.
- 17. The method according to claim 16 further comprising the step of:
- d) annealing the resulting device at a temperature between 800.degree. C. and 1150.degree. C. in an N.sub.2 atmosphere.
FIELD OF THE INVENTION
The present invention is a continuation-in-part application of the U.S. patent Ser. No. 08/324,726 filed on Oct. 18, 1994, now abandoned which is related to a boron diffusion source in a silicon electronic device, and more particularly, the boron diffusion source is a Si-B binary compound layer.
US Referenced Citations (9)
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
324726 |
Oct 1994 |
|