Claims
- 1. An interconnection structure for a semiconductor device comprising:
- a substrate;
- a dielectric layer formed on said substrate;
- a first opening portion formed in said dielectric layer exposing a first surface on a first level;
- a second opening portion formed in said dielectric layer exposing a second surface on a second level different from the first level, said second opening portion communicating with said first opening portion;
- a first layer of a first material formed on said first surface;
- a second layer of a second material formed on said second surface, said second material being different from said first material; and
- a conductive layer formed on said first layer and said second layer, said conductive layer filling said first and second opening portions and said conductive layer being in direct contact with said first layer on said first surface and with said second layer on said second surface.
- 2. The interconnection structure according to claim 1 wherein an incubation time for growth of said conductive layer on said second layer exceeds an incubation time for growth of said conductive layer on said first layer.
- 3. The interconnection structure according to claim 1 wherein said first layer is selected from the group consisting of salicides, silicides, silicon, and metals.
- 4. The interconnection structure according to claim 3 wherein said second layer is selected from the group consisting of metal nitrides, metal borides, and metals.
- 5. The interconnection structure according to claim 1 wherein said second layer is titanium nitride.
- 6. The interconnection structure according to claim 1, wherein an incubation time for growth of said conductive layer on said first and second layers depends on physical characteristics of said first and second layers.
- 7. An interconnection structure for a semiconductor device comprising:
- a substrate;
- a dielectric layer formed on said substrate;
- a first opening portion formed in said dielectric layer exposing a surface of said substrate;
- a second opening portion formed in said dielectric layer, exposing a surface of said dielectric layer, said second opening portion communicating with said first opening portion;
- a first layer of a first material formed on said surface of said substrate;
- a second layer of a second material formed on said surface of said dielectric layer, said second material being different from said first material; and
- a conductive layer formed on said first layer and said second layer said conductive layer filling said first and second opening portions and said conductive layer being in direct contact with said first layer on said first surface and with said second layer on said second surface.
- 8. The interconnection structure according to claim 7, wherein said first layer is formed substantially evenly across a bottom surface of said first opening portion including two said surface of said substrate, a side wall of said first opening portion sections, a bottom section contacting said first layer on the bottom surface of said first opening portion and a top section not having said first layer formed thereon.
- 9. The interconnection structure according to claim 7, wherein an incubation time for growth of said conductive layer on said first layer is shorter than an incubation time for growth of said conductive layer on said second layer.
- 10. An interconnection structure for a semiconductor device comprising:
- a substrate;
- a gate electrode insulated from said substrate;
- source and drain regions formed in said substrate;
- first layers of a first material formed on said gate electrode and said source and drain regions;
- a dielectric layer formed on said gate electrode and said source and drain regions;
- first opening portions formed in said dielectric layer exposing said first layers;
- a second opening portion formed in said dielectric layer exposing a surface of said dielectric layer, said second opening portion communicating with said first opening portions;
- a second layer of a second material formed on said surface of said dielectric layer, said
- second material being different from said first material; and a conductive layer formed on said first layers and said second layer, said conductive layer filling said first opening portions and said second opening portion and said conductive layer being in direct contact with said first layers on said first surface and with said second layer on said second surface.
- 11. The interconnection structure according to claim 10, wherein an incubation time for growth of said conductive layer on said first layers is shorter than an incubation time for growth of said conductive layer on said second layer.
- 12. An interconnection structure for a semiconductor device comprising:
- a substrate;
- a dielectric layer formed on said substrate;
- a first opening portion formed in said dielectric layer exposing a surface of said substrate;
- a second opening portion formed in said dielectric layer, exposing a surface of said dielectric layer, said second opening portion communicating with said first opening portion;
- a first layer of a first material formed on said surface of said substrate;
- a second layer of a second material formed on said surface of said dielectric layer, said second material being different from said first material; and
- a conductive layer formed on said first layer and said second layer said conductive layer filling said first and second opening portions,
- wherein said first layer is formed substantially evenly across a bottom surface of said first opening portion on said surface of said substrate, a side wall of said first opening portion including two sections, a bottom section contacting said first layer on the bottom surface of said first opening portion and a top section not having said first layer formed thereon.
- 13. An interconnection structure for a semiconductor device comprising:
- a substrate;
- a dielectric layer formed on said substrate;
- a first opening portion formed in said dielectric layer exposing a first surface on a first level;
- a second opening portion formed in said dielectric layer exposing a second surface on a second level different from the first level, said second opening portion communicating with said first opening portion;
- a first layer of a first material formed on said first surface;
- a second layer of a second material formed on said second surface and not in contact with said first layer, said second material being different from said first material; and
- a conductive layer formed on said first layer and said second layer, said conductive layer filling said first and second opening portions.
- 14. The interconnection structure according to claim 13, wherein an incubation time for growth of said conductive layer on said first layer is shorter than an incubation time for growth of said conductive layer on said second layer.
Parent Case Info
This application is a continuation of application Ser. No. 08/429,148 filed Apr. 26, 1995, now abandoned; which is a division of Ser. No. 08/321,896, filed Oct. 14, 1994 now U.S. Pat. No. 5,529,953.
US Referenced Citations (12)
Divisions (1)
|
Number |
Date |
Country |
Parent |
321896 |
Oct 1994 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
429148 |
Apr 1995 |
|