W.H.McAnney and J. Savir, Latch-To-Latch Delay Testing in LSSD Using a Three-Latch SRL, Oct. 1988 IBM Technical Disclosure Bulletin, 1997—2001 Delphion Inc., pp. 89-95. |
Melvin A. Breuer et al., “Diagnosis & Reliable Design of Digital Systems”, 1976 Computer Science Press, Inc., Chapter 3 “Test Generation For Sequential Circuits”, pp. 90-105. |
B. Konemann et al., “Delay Test: The Next Frontier for LSSD Test Systems”, 1992 IEEE International Test Conference, Paper 30.3, pp. 578-587. |
Alfred L. Crouch, “Design for Test for Digital IC's and Embedded Core Systems”, pp. 72-75. |
Jacob Savir et al., “On Broad-Side Delay Test”, IBM Microelectronics Division, 1994, IEEE Transaction on CAD of ICS, pp. 284-290. |
Carol Pyron et al., DFT Advances in Motorola's MPC7400, a PowerPC™ Microprocessor, 1999 IEEE, Paper 62, pp. 137-146. |
Jacob Savir et al., “Scan-Based Transition Test”, Aug., 1993 IEEE Transactions On Computer-Aided Design of Integrated Circuits and Systems, vol. 12, No. 8, pp. 1232-1241. |
Nandu Tendolkar et al., “At-Speed Testing of Delay Faults for Motorola's MPC7400, a PowerPC™ Microprocessor”, IEEE VTS, 2000, 6 pgs. |