Claims
- 1. A method for in situ electrical testing of a flip-chip semiconductor assembly during its manufacture, the method comprising:
providing one or more integrated circuit (IC) dice, each of the one or more IC dice with a surface having interconnection bumps thereon; providing a printed circuit board (PCB) with conductive epoxy pads deposited on a surface thereof for flip-chip attachment to the interconnection bumps of the one or more IC dice; providing an in situ electrical test socket for connection to the PCB; inserting the PCB into the in situ electrical test socket; positioning the one or more IC dice on the surface of the PCB with the interconnection bumps of the one or more IC dice in conductive contact with the conductive epoxy pads of the PCB to form the flip-chip semiconductor assembly; while the PCB is inserted in the in situ electrical test socket and the one or more IC dice are positioned on the surface of the PCB, and before encapsulation of the one or more IC dice, electrically testing the flip-chip semiconductor assembly using the in situ electrical test socket; repairing the assembly if it fails the electrical testing; and encapsulating the one or more IC dice of the assembly.
- 2. The method of claim 1, wherein the conductive epoxy pads are dry conductive epoxy pads.
- 3. The method of claim 2, wherein the dry conductive epoxy pads comprise thermoplastic epoxy and further comprising formed by heating the thermoplastic epoxy followed by cooling the flip-chip semiconductor assembly.
- 4. The method of claim 2, wherein positioning the one or more IC dice on the surface of the PCB comprises:
aligning bond pads on the one or more IC dice with the dry conductive epoxy pads on electrical pads on the PCB; contacting the aligned bond pads on the one or more IC dice with the dry conductive epoxy pads on the PCB; and heating the flip-chip semiconductor assembly to form electrical connections between the aligned bond pads on the one or more IC dice and the electrical pads on the PCB.
- 5. The method of claim 1, wherein the conductive epoxy pads are curable wet conductive epoxy pads.
- 6. The method of claim 5, wherein the curable wet conductive epoxy pads comprise heat-curable epoxy and further comprising subjecting the heat curable epoxy to heat to cure the heat-curable epoxy.
- 7. The method of claim 5, wherein the curable wet conductive epoxy pads comprise radiation-curable epoxy and further comprising subjecting the radiation-curable epoxy to radiation to cure the radiation-curable epoxy.
- 8. The method of claim 5, wherein the curable wet conductive epoxy pads comprise moisture-curable epoxy and further comprising subjecting the moisture-curable epoxy to moisture to cure the moisture-curable epoxy.
- 9. The method of claim 5, herein attaching the one or more IC dice to the PCB comprises:
aligning bond pads on the one or more IC dice with the curable wet conductive epoxy pads on the electrical pads on the PCB; and contacting the aligned bond pads on the one or more IC dice with the curable wet conductive epoxy pads on the electrical pads on the substrate to form electrical connections therebetween.
- 10. The method of claim 5, further comprising speed grading the one or more IC dice.
- 11. The method of claim 10, wherein the speed grading is performed after the electrical testing the flip-chip semiconductor assembly.
- 12. The method of claim 5, wherein repairing the flip-chip semiconductor assembly includes at least one of:
removing and replacing at least one of the one or more IC dice; repairing one or more of the interconnection bumps on the one or more IC dice; and repairing at least one of the conductive epoxy pads on the surface of the substrate.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application is a divisional of application Ser. No. 10/721,110, filed Nov. 24, 2003, pending, which is a divisional of application Ser. No. 10/338,530, filed Jan. 8, 2003, pending, which is a divisional of application Ser. No. 09/819,472, filed Mar. 28, 2001, now U.S. Pat. No. 6,545,498, issued Apr. 8, 2003, which is a divisional of application Ser. No. 09/166,369, filed Oct. 5, 1998, now U.S. Pat. No. 6,329,832, issued Dec. 11, 2001.
Divisions (4)
|
Number |
Date |
Country |
Parent |
10721110 |
Nov 2003 |
US |
Child |
10900610 |
Jul 2004 |
US |
Parent |
10338530 |
Jan 2003 |
US |
Child |
10721110 |
Nov 2003 |
US |
Parent |
09819472 |
Mar 2001 |
US |
Child |
10338530 |
Jan 2003 |
US |
Parent |
09166369 |
Oct 1998 |
US |
Child |
09819472 |
Mar 2001 |
US |