Claims
- 1. A method for in situ electrical testing of a flip-chip semiconductor assembly during its manufacture, the method comprising:
providing one or more integrated circuit (IC) dice, each with a surface having interconnection bumps thereon; providing a substrate with conductive pads deposited on a surface thereof for flip-chip attachment to said interconnection bumps of said one or more IC dice; providing a plurality of probes for contacting said substrate; positioning said one or more IC dice on said surface of said substrate with said interconnection bumps of said one or more IC dice in conductive contact with said conductive pads of said substrate to form said flip-chip semiconductor assembly; contacting said substrate with said plurality of probes; while said substrate is in contact with said plurality of probes and said one or more IC dice are positioned on said surface of said substrate, and before sealing of said one or more IC dice, electrically testing said flip-chip assembly using said plurality of probes; repairing said flip-chip assembly if it fails said electrical testing, said repairing comprising at least one of:
repairing one or more defective circuit traces on said substrate; and repairing one or more defective conductive pads on said substrate; and sealing said one or more IC dice of said flip-chip assembly.
- 2. The method of claim 1, wherein providing one or more IC dice comprises providing one or more IC dice selected from a group comprising Dynamic Random Access Memory (DRAM) IC dice, Static RAM (SRAM) IC dice, Synchronous DRAM (SDRAM) IC dice, microprocessor IC dice, Application-Specific IC (ASIC) dice, and Digital Signal Processor (DSP) dice.
- 3. The method of claim 1, wherein providing one or more IC dice, each with a surface having interconnection bumps thereon, comprises providing one or more IC dice, each with a surface having interconnection bumps made from solder thereon.
- 4. The method of claim 1, wherein providing a substrate comprises providing a printed circuit board (PCB).
- 5. The method of claim 1, wherein providing a substrate with conductive pads deposited on a surface thereof comprises providing a substrate with conductive pads made from a material selected from a group comprising conductive epoxy and solder.
- 6. The method of claim 1, wherein providing a substrate with conductive pads deposited on a surface thereof comprises providing a substrate having conductive pads comprising a material selected from a group comprising thermoplastic epoxy and quick-curable epoxy.
- 7. The method of claim 1, wherein electrically testing said flip-chip assembly includes speed grading said flip-chip assembly prior to said sealing.
- 8. The method of claim 1, wherein sealing said one or more IC dice of said flip-chip assembly comprises at least one of encapsulating said one or more IC dice of said flip-chip assembly and underfilling said one or more IC dice of said flip-chip assembly.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application is a divisional of application Ser. No. 09/819,472, filed Mar. 28, 2001, pending, which is a divisional of application Ser. No. 09/166,369, filed Oct. 5, 1998, pending.
Divisions (2)
|
Number |
Date |
Country |
Parent |
09819472 |
Mar 2001 |
US |
Child |
09944507 |
Aug 2001 |
US |
Parent |
09166369 |
Oct 1998 |
US |
Child |
09819472 |
Mar 2001 |
US |