Claims
- 1. A method of fabricating an SRAM cell, comprising:
- providing a substrate;
- forming a trench in the substrate;
- forming a capacitor in the trench;
- forming a first diffusion area in the substrate proximate the capacitor;
- forming a second diffusion area in the substrate proximate the first diffusion area;
- forming a first gate insulator on the capacitor and the first diffusion area;
- forming a first gate electrode on the first gate insulator;
- forming a second gate insulator contacting the first and second diffusion areas;
- forming a second gate electrode on the second gate insulator;
- forming a third gate insulator contacting the second diffusion area;
- forming a third gate electrode on the third gate insulator;
- forming a contact on the second diffusion area between the first and second gate electrodes;
- forming an insulator layer on the first gate node, the second gate node, the third gate node, the contact and exposed portions of the substrate;
- forming a polysilicon gate layer on the insulator layer;
- forming a gate insulator layer on the gate layer;
- forming a polysilicon body on the polysilicon gate insulator layer;
- forming a single contact through the polysilicon body, the single contact electrically connecting the capacitor to each of the diffusion area, the first gate electrode, the polysilicon gate layer and the polysilicon body.
- 2. The method of claim 1, wherein the step of forming a capacitor in the trench comprises:
- lining the trench with dielectric material;
- filling the trench with a conductive material.
- 3. The method of claim 1, wherein the single contact is vertically disposed in the SRAM cell.
- 4. The method of claim 3, further comprising substantially surrounding the vertical contact with a diffusion barrier layer.
- 5. The method of claim 3, wherein the step of forming a capacitor in the trench comprises:
- lining the trench with dielectric material;
- filling the trench with a conductive material.
- 6. The method of claim 1, wherein the polysilicon body is disposed directly above the first gate electrode, the first diffusion area and the second gate electrode.
- 7. The method of claim 1, wherein forming a single contact comprises etching portions of the polysilicon body, the gate insulator layer, the polysilicon gate layer, the insulator layer, the first gate electrode and the first gate insulator to expose a portion of the capacitor, thereby forming a single contact trench in the cell;
- lining the single contact trench with a layer of TiSi.sub.2 and then a layer of TiN to form a lined trench;
- filling the lined trench with polysilicon.
CROSS REFERENCE TO RELATED APPLICATION
This is a divisional of application Ser. No. 08/289,155, filed Aug. 11, 1994.
US Referenced Citations (10)
Foreign Referenced Citations (1)
Number |
Date |
Country |
0161659 |
Aug 1985 |
JPX |
Non-Patent Literature Citations (3)
Entry |
"High Density SRAM Structure with a New Three-Dimensional, High- . . . " J. P. Gambino et al IBM Tech. Disc. Bul. V. 34 #2 Jul. 1991 pp. 255-258. |
"High-Density CMOS SRAM Cell" W. H. Chang IBM Tech. Disc. Bulletin V. 34 #6 Nov. 1991 pp. 95-96. |
"High Density Thin Film Transistor Load SRAM Cell Using Trench . . . " T. V. Rajeevakumar IBM Tech. Disc. Bul. V. 36 #09A Sep. 1993 pp. 581-582. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
289155 |
Aug 1994 |
|