Claims
- 1. A method of forming a bipolar transistor in an integrated circuit comprising the steps of:
- (a) providing a substrate of semiconductor material doped to a first conductivity type to provide an emitter region;
- (b) forming a second layer of semiconductor material on said substrate;
- (c) forming a third layer of semiconductor material on said second layer;
- (d) forming a fourth layer of semiconductor material doped to a second conductivity type on said third layer to provide base contact regions;
- (e) etching a trench in said third and fourth layers at selected locations to expose portions of said second layer and thereby define the active region of said bipolar transistor;
- (f) doping said portions of said second layer and the sidewalls of said trench to form the active base region; and
- (g) forming a fifth layer of semiconductor material on at least said portions of said second layer to provide a collector region.
- 2. The method of claim 1, further comprising:
- forming a first electrical conductor on said collector region to form a collector contact; and
- forming a second electrical conductor on said base contact regions to form a base contact.
- 3. The method of claim 2, wherein said first electrical conductor includes a gold germanium alloy and said second electrical conductor includes a gold zinc layer.
- 4. The method of claim 1, wherein said substrate and said layers of semiconductor material are compound of elements selected from periodic table groups III and V.
- 5. The method of claim 4, wherein said compounds include gallium arsenide.
- 6. The method of claim 1, wherein said substrate and said third layer are aluminum gallium arsenide, said second and fourth layers are gallium arsenide, and an aluminum gallium arsenide selective etch is used to form said trench.
- 7. The method of claim 1, wherein said step of doping comprises ion implanting beryllium to form said base region.
- 8. A method of forming a bipolar transistor having an emitter, base and collector in a semiconductor integrated circuit, comprising the steps of:
- (a) providing a substrate of predetermined conductivity type;
- (b) forming a first layer of semiconductor material over said substrate;
- (c) forming a second layer of semiconductor material over said first layer;
- (d) etching away a portion of said second layer to form a trench and expose the first layer thereunder;
- (e) doping the exposed portion of said trench including the exposed portion of said first layer to a conductivity type opposite to that of said substrate;
- (f) forming a third layer of semiconductor material over at least a portion of said doped portions doped said first conductivity type; and
- (g) forming contacts to said doped portion and said third layer.
- 9. The method of claim 8, wherein said substrate and said layers are compounds of elements selected from periodic table groups III and V.
- 10. The method of claim 8, wherein said layers and substrate include gallium arsenide.
- 11. The method of claim 8, wherein said trench is formed by exposing at least said second layer of semiconductor material to a preferential etchant that etches said second layer at a higher rate than said first layer.
- 12. The method of claim 10, wherein said second layer is aluminum gallium arsenide.
Parent Case Info
This is a division of application Ser. No. 462,926, filed Jan. 12, 1990, now U.S. Pat. No. 4,956,689, which is a continuation of Ser. No. 338,445, filed Apr. 12, 1989, abandoned, which is a continuation of Ser. No. 065,433, filed June 23, 1987, abandoned.
US Referenced Citations (6)
Foreign Referenced Citations (5)
Number |
Date |
Country |
0206787 |
Dec 1986 |
EPX |
0221151 |
Sep 1987 |
JPX |
0060565 |
Mar 1988 |
JPX |
0200567 |
Aug 1988 |
JPX |
0201956 |
Aug 1989 |
JPX |
Non-Patent Literature Citations (3)
Entry |
Sakai et al., Electron Lett., vol. 19, No. 8, Apr. 14, 1983, pp. 283-284. |
McLevige et al., IEEE Electron Device Lett., vol. 3, No. 2, Feb. 1982, pp. 43-45. |
Yuan et al., IEEE, International Solid-State Circuits Conference, Feb. 19, 1986, pp. 74-75. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
462926 |
Jan 1990 |
|
Continuations (2)
|
Number |
Date |
Country |
Parent |
338445 |
Apr 1989 |
|
Parent |
65433 |
Jun 1987 |
|