Claims
- 1. A method for making borderless contact windows through an insulating layer and a diffusion protecting/etch stop layer comprising the steps of:
- providing a semiconductor device having active regions;
- depositing a diffusion protecting/etch stop layer over said active regions;
- depositing an insulating layer over said diffusion protecting/etch stop layer;
- depositing a layer of photoresist over said insulating layer;
- lithographically defining a pattern of contact windows in said photoresist layer;
- selectively etching said pattern of contact windows into said insulating layer with BCl.sub.3 at a selectivity of at least about 11:1; and
- etching said pattern of contact windows into said diffusion protecting/etch stop layer with CH.sub.3 F or O.sub.2 /CHF.sub.3.
- 2. The process as claimed in claim 1 wherein said semiconductor device is an FET having source, drain and gate regions.
- 3. The process as claimed in claim 1 wherein said diffusion protecting/etch stop layer is silicon nitride.
- 4. The process as claimed in claim 3 wherein said insulating layer is borophosphosilicate glass.
- 5. The process as claimed in claim 2 wherein said source and drain regions include a layer of silicide.
- 6. The process as claimed in claim 5 wherein said silicide is selected from the group consisting of tungsten disilicide, cobalt disilicide, and titanium disilicide.
- 7. A process for making semiconductor device interconnections comprising the steps of:
- providing a plurality of semiconductor devices having active regions;
- depositing a diffusion protecting/etch stop layer over said active regions;
- depositing an insulating layer over said diffusion protecting/etch stop layer;
- depositing a layer of photoresist over said insulating layer;
- lithographically defining a pattern of contact windows in said photoresist layer;
- selectively etching said pattern of contact windows into said insulating layer with BCl.sub.3 at a selectivity of at least 11:1;
- etching said pattern of contact windows into said diffusion protecting/etch stop layer with CH.sub.3 F or O.sub.2 /CHF.sub.3 ; and
- depositing at least one electrical interconnection layer.
- 8. The process as claimed in claim 7 wherein said semiconductor devices are FET's having source, drain and gate regions.
- 9. The process as claimed in claim 7 wherein said diffusion protecting/etch stop layer is silicon nitride.
- 10. The process as claimed in claim 9 wherein said insulating layer is borophosphosilicate glass.
- 11. The process as claimed in claim 8 wherein said source and drain regions include a layer of silicide.
- 12. The process as claimed in claim 11 wherein said silicide is selected from the group consisting of tungsten disilicide, cobalt disilicide, and titanium disilicide.
- 13. A method for making borderless contact windows through an insulating layer and a diffusion protecting/etch stop layer comprising the steps of:
- providing a semiconductor device having active regions;
- depositing a diffusion protecting/etch stop layer of silicon nitride over said active regions;
- depositing an insulating layer of borophosphosilicate glass over said silicon nitride layer;
- depositing a layer of photoresist over said borophosphosilicate glass layer;
- lithographically defining a pattern of contact windows in said photoresist layer;
- selectively etching at a selectivity of at least about 11:1 said pattern of contact windows into said borophosphosilicate glass layer using BCl.sub.3 as the etch gas to expose the silicon nitride in said pattern of contact windows; and
- etching the silicon nitride remaining in said pattern of contact windows using CH.sub.3 F or O.sub.2 /CH.sub.3.
- 14. The process as claimed in claim 4 wherein said borophosphosilicate glass (BPSF) is etched with BCL.sub.3 at a flow rate of 20 SCCM and with an etch rate ratio of BPSG to silicon nitride of 11:1.
- 15. The process as claimed in claim 10 wherein said borophosphosilicate glass (BPSG) is etched with BCL.sub.3 at a flow rate of 20 SCCM and with an etch rate ratio of BPSG to silicon nitride of 11:1.
- 16. The process as claimed in claim 13 wherein said borophosphosilicate glass (BPSG) is etched with BCL.sub.3 at a flow rate of 20 SCCM and with an etch rate ratio of BPSG to silicon nitride of 11:1.
Parent Case Info
This application is a continuation of application Ser. No. 181,354, filed Apr. 14, 1988, now abandoned.
US Referenced Citations (14)
Foreign Referenced Citations (6)
Number |
Date |
Country |
137636 |
Oct 1981 |
JPX |
0119851 |
Jul 1984 |
JPX |
0169151 |
Sep 1984 |
JPX |
0195844 |
Nov 1984 |
JPX |
0037150 |
Feb 1985 |
JPX |
0042847 |
Mar 1985 |
JPX |
Non-Patent Literature Citations (3)
Entry |
"An Etch Process with High SiO.sub.2 to Si.sub.3 N.sub.4 Etch Selectivity", Research Disclosure, Feb. 1988. |
Rangelon et al, "Secondary Effects . . . ", Microelectronic Engineering 5 (1986), pp. 387-394. |
Coburn, J., "Plasma Assisted Etching", Plasma Chem and Plasma Proc., vol. 2, No. 1, 1982, pp. 1-41. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
181354 |
Apr 1988 |
|