Claims
- 1. A method of making a channel stop to prevent phosphorous surface pile up in a semiconductor substrate having a boron doped P.sup.- type region located between phosphorous doped, adjacent N.sup.- type tank regions, comprising the steps of:
- forming oxide isolators in the surface of the semiconductor substrate surrounding the N.sup.- type tank regions, said oxide isolators do not completely cover the p.sup.- type region located between the phosphorous doped, adjacent N.sup.- tank regions, thereby leaving a p.sup.- type channel region between said oxide isolators; and
- forming a P.sup.+ region in the surface of the semiconductor substrate in the P.sup.- type channel region extending between the oxide isolators.
- 2. The method of claim 1 wherein the P+ region is formed by implanting boron into the P- type region between the oxide isolators.
- 3. The method of claim 2 wherein the oxide isolators are formed by growing them.
- 4. A process of making a CMOS device, comprising the steps of:
- forming a P.sup.- tank region and a plurality of N.sup.- tank regions in a P type semiconductor substrate, wherein said plurality of N.sup.- tank regions are surrounded by P.sup.- tank regions;
- forming oxide isolators in the surface of said semiconductor substrate, wherein the oxide isolators do not completely cover the P.sup.- tank regions located between adjacent N.sup.- tank regions, and wherein a P.sup.- channel region is left between oxide isolators surrounding adjacent N.sup.- tank regions, thereby further isolating the N.sup.- tank regions from adjacent N.sup.- tank regions; and
- forming sources and drains for transistors within the plurality of N.sup.- tank regions.
- 5. The process of making the CMOS device of claim 4 further comprising the step of:
- forming a P.sup.+ region within the channel regions between adjacent N.sup.- tank regions, simultaneous with the formation of the sources and the drains for the transistors within the plurality of N.sup.- tank regions, said P.sup.+ region extending between oxide isolators surrounding adjacent N.sup.- tank regions.
- 6. The process of claim 5 wherein the steps of forming the P.sup.- tank region and the plurality of N.sup.- tank regions and creating the channel region separating adjacent N.sup.- tank regions, comprise the steps of:
- implanting phosphorous into said semiconductor substrate for formation of the plurality of N.sup.- tank regions;
- implanting boron into said semiconductor substrate for formation of the P.sup.- tank region; and
- diffusing the implanted phosphorous and the implanted boron.
- 7. The process of claim 6 wherein the step of forming the P.sup.+ region within the channel region comprises implanting boron into the channel region.
Parent Case Info
This application is a continuation of application Ser. No. 07/737,733, filed Jul. 31, 1991, now abandoned.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
4346512 |
Liang et al. |
Aug 1982 |
|
4728619 |
Pfiester et al. |
Mar 1988 |
|
5091332 |
Bohr et al. |
Feb 1992 |
|
Foreign Referenced Citations (5)
Number |
Date |
Country |
0035938 |
Mar 1983 |
JPX |
0071646 |
Apr 1986 |
JPX |
0256147 |
Oct 1989 |
JPX |
0260841 |
Oct 1989 |
JPX |
8202283 |
Jul 1982 |
WOX |
Non-Patent Literature Citations (1)
Entry |
ULSI Fabrication, Sorab K. Ghandhi, 1938, pp. 358-362. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
737733 |
Jul 1991 |
|